A high linearity analog front end for multiprocessor SOC integration

Yong Luo, Anatoly Moskalev, Laurence E. Bays, B. Petryna
{"title":"A high linearity analog front end for multiprocessor SOC integration","authors":"Yong Luo, Anatoly Moskalev, Laurence E. Bays, B. Petryna","doi":"10.1109/ISSOC.2004.1411130","DOIUrl":null,"url":null,"abstract":"This paper reports a high linearity low power analog front end (AFE) subsystem composed of a contact image sensor (CIS) input amplifier, a programmable gain amplifier (PGA), a 10-bit pipelined analog-to-digital converter (ADC) and a 10-bit offset calibration digital-to-analog converter (DAC). The AFE was integrated into a mixed-signal multiprocessor system-on-chip (SOC) by using conventional ASIC flow. This SOC is fabricated in 0.14 /spl mu/m CMOS process with 3.3 V/1.5 V power supplies. The AFE runs up to 20 Ms/s sampling rate, ATE measurement shows on-chip performance of /spl plusmn/0.8LSB DNL and /spl plusmn/0.9LSB INL with less than 38 mW power dissipation. Timing, functional and behavior models are developed to support ASIC design flow and tools.","PeriodicalId":268122,"journal":{"name":"2004 International Symposium on System-on-Chip, 2004. Proceedings.","volume":"115 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-11-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2004 International Symposium on System-on-Chip, 2004. Proceedings.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSOC.2004.1411130","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper reports a high linearity low power analog front end (AFE) subsystem composed of a contact image sensor (CIS) input amplifier, a programmable gain amplifier (PGA), a 10-bit pipelined analog-to-digital converter (ADC) and a 10-bit offset calibration digital-to-analog converter (DAC). The AFE was integrated into a mixed-signal multiprocessor system-on-chip (SOC) by using conventional ASIC flow. This SOC is fabricated in 0.14 /spl mu/m CMOS process with 3.3 V/1.5 V power supplies. The AFE runs up to 20 Ms/s sampling rate, ATE measurement shows on-chip performance of /spl plusmn/0.8LSB DNL and /spl plusmn/0.9LSB INL with less than 38 mW power dissipation. Timing, functional and behavior models are developed to support ASIC design flow and tools.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
多处理器SOC集成的高线性模拟前端
本文报道了一种高线性度低功耗模拟前端子系统,该子系统由一个接触式图像传感器(CIS)输入放大器、一个可编程增益放大器(PGA)、一个10位流水线模数转换器(ADC)和一个10位偏移校准数模转换器(DAC)组成。采用传统的ASIC流程将AFE集成到混合信号多处理器片上系统(SOC)中。该SOC采用0.14 /spl μ m CMOS工艺,采用3.3 V/1.5 V电源。AFE最高可达20 Ms/s采样率,ATE测量显示片上性能为/spl plusmn/0.8LSB DNL和/spl plusmn/0.9LSB INL,功耗小于38 mW。时序,功能和行为模型的开发,以支持ASIC设计流程和工具。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Design reuse and design for reuse, a case study on HDSL2 Development of NSoC program in Taiwan Efficient barrier synchronization mechanism for emulated shared memory NOCs Evaluation of platform architecture performance using abstract instruction-level workload models Assertion based verification of PSL for SystemC designs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1