High-level low power FPGA design methodology

F. Wolff, M. Knieser, D. Weyer, Chris Papachristou
{"title":"High-level low power FPGA design methodology","authors":"F. Wolff, M. Knieser, D. Weyer, Chris Papachristou","doi":"10.1109/NAECON.2000.894960","DOIUrl":null,"url":null,"abstract":"High-level design for low power is difficult to accomplish especially for FPGA designs. Presents a design technique that uses pre-computed tables that characterize the RTL and Intellectual Property (IF) components to estimate power. Actual tables were computed and the low-power design technique demonstrated. The results show that a lower power design can be achieved given this design methodology.","PeriodicalId":171131,"journal":{"name":"Proceedings of the IEEE 2000 National Aerospace and Electronics Conference. NAECON 2000. Engineering Tomorrow (Cat. No.00CH37093)","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-10-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"27","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE 2000 National Aerospace and Electronics Conference. NAECON 2000. Engineering Tomorrow (Cat. No.00CH37093)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NAECON.2000.894960","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 27

Abstract

High-level design for low power is difficult to accomplish especially for FPGA designs. Presents a design technique that uses pre-computed tables that characterize the RTL and Intellectual Property (IF) components to estimate power. Actual tables were computed and the low-power design technique demonstrated. The results show that a lower power design can be achieved given this design methodology.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
高水平低功耗FPGA设计方法
低功耗的高级设计很难实现,特别是FPGA设计。提出了一种设计技术,该技术使用预先计算的表来表征RTL和知识产权(IF)组件来估计功率。计算了实际表格,并演示了低功耗设计技术。结果表明,采用这种设计方法可以实现较低功耗的设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Convergence of socio-economic and technology factors in creating opportunities for a new workforce model Technology refreshment strategy and plan for application in military systems a "How-to systems development process" and linkage with CAIV A near optimal call admission control with genetic algorithm for multimedia services in wireless/mobile networks Measurement of dynamic characteristics of structure Exploiting RMS time-frequency structure for data compression in emitter location systems
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1