{"title":"Analog circuit performance of high mobility ultrathin-body InAsSb-on-insulator MOSFETs","authors":"S. Bhattacherjee, A. Biswas","doi":"10.1109/TECHSYM.2014.6808084","DOIUrl":null,"url":null,"abstract":"In this paper, we report, for the first time, device parameters related to analog circuit applications of symmetric double gate InAsSb channel n-MOSFETs. Our model is based on the carrier concentration and the Pao-Sah's current formulation considering field dependent electron mobility and interface trapped-charge-density. Accuracy of the model has been verified by comparing analytical results with the reported experimental data. The proposed model has been employed to calculate the drain current of DG MOSFETs for different gate and drain voltages and also to compute various analog performance metrics such as transconductance, output conductance, transconductance efficiency, voltage gain and cut-off frequency for a wide range of bias conditions and interface trap charge densities. Our results reveal that InAsSb devices outperform their equally sized Si counterpart for analog circuit applications.","PeriodicalId":265072,"journal":{"name":"Proceedings of the 2014 IEEE Students' Technology Symposium","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 2014 IEEE Students' Technology Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TECHSYM.2014.6808084","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
In this paper, we report, for the first time, device parameters related to analog circuit applications of symmetric double gate InAsSb channel n-MOSFETs. Our model is based on the carrier concentration and the Pao-Sah's current formulation considering field dependent electron mobility and interface trapped-charge-density. Accuracy of the model has been verified by comparing analytical results with the reported experimental data. The proposed model has been employed to calculate the drain current of DG MOSFETs for different gate and drain voltages and also to compute various analog performance metrics such as transconductance, output conductance, transconductance efficiency, voltage gain and cut-off frequency for a wide range of bias conditions and interface trap charge densities. Our results reveal that InAsSb devices outperform their equally sized Si counterpart for analog circuit applications.