A low power dual-mode pulse triggered flip-flop using pass transistor logic

Jin-Fa Lin, M. Sheu, Peng-Siang Wang
{"title":"A low power dual-mode pulse triggered flip-flop using pass transistor logic","authors":"Jin-Fa Lin, M. Sheu, Peng-Siang Wang","doi":"10.1109/ISNE.2010.5669163","DOIUrl":null,"url":null,"abstract":"In this paper, a novel dual-mode pulse-triggered FF design supporting functional versatility is presented. A dual-mode pulse generator design in pass transistor logic (PTL) is devised first. The threshold voltage loss problem common in PTL design is successfully resolved while the circuit simplicity is kept. By combining the pulse generator with a level sensitive latch, a dual-mode pulse-triggered flip-flop (DMP-FF) design is derived. Extensive performance comparisons against various single mode FF designs are conducted. The proposed design, bearing similar circuit complexity plus the advantage of dual mode operations, performs equally well as single mode counterparts in various AC parameters and power consumption.","PeriodicalId":412093,"journal":{"name":"2010 International Symposium on Next Generation Electronics","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-12-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 International Symposium on Next Generation Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISNE.2010.5669163","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

In this paper, a novel dual-mode pulse-triggered FF design supporting functional versatility is presented. A dual-mode pulse generator design in pass transistor logic (PTL) is devised first. The threshold voltage loss problem common in PTL design is successfully resolved while the circuit simplicity is kept. By combining the pulse generator with a level sensitive latch, a dual-mode pulse-triggered flip-flop (DMP-FF) design is derived. Extensive performance comparisons against various single mode FF designs are conducted. The proposed design, bearing similar circuit complexity plus the advantage of dual mode operations, performs equally well as single mode counterparts in various AC parameters and power consumption.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
采用通管逻辑的低功耗双模脉冲触发触发器
本文提出了一种支持功能通用性的新型双模脉冲触发FF设计。首先设计了一种通型晶体管逻辑(PTL)双模脉冲发生器设计。在保持电路简洁性的同时,成功地解决了PTL设计中常见的阈值电压损耗问题。通过将脉冲发生器与电平敏感锁存相结合,推导出一种双模脉冲触发触发器(DMP-FF)设计。对各种单模FF设计进行了广泛的性能比较。所提出的设计具有相似的电路复杂性和双模式操作的优势,在各种交流参数和功耗方面与单模相同。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A novel vertical MOSFET with bMPI structure for 1T-DRAM application High-throughput de-blocking filter accelerator for high-resolution H.264/AVC/SVC decoding A subthreshold SRAM cell with autonomous bitline-voltage clamping Study of carbon nanotube pillar arrays' edge effect on field emission characteristics A near-field telemetry device with close-loop endocardial stimulation for a pacemaker
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1