Implementation Of An Efficient All Digital Phase Locked Loop

Haritha G. Krishnan, R. P.
{"title":"Implementation Of An Efficient All Digital Phase Locked Loop","authors":"Haritha G. Krishnan, R. P.","doi":"10.1109/ASIANCON55314.2022.9909292","DOIUrl":null,"url":null,"abstract":"The creation of an efficient All Digital Phase Locked Loop is demonstrated in this study (ADPLL).The work is initiated to analyze the ways in which the components of an ADPLL network could be designed from the pool. The proposed ADPLL network is chosen in such a way to improve its efficiency from that of previous studies. The Design is modeled using VERILOG Hardware Description language (HDL) and analyzed using Xilinx ISE 9.1,spartan3 family,XC3S4000L.At last the efficiency of the design is analyzed from the previous works by considering various parameters","PeriodicalId":429704,"journal":{"name":"2022 2nd Asian Conference on Innovation in Technology (ASIANCON)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-08-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 2nd Asian Conference on Innovation in Technology (ASIANCON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASIANCON55314.2022.9909292","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The creation of an efficient All Digital Phase Locked Loop is demonstrated in this study (ADPLL).The work is initiated to analyze the ways in which the components of an ADPLL network could be designed from the pool. The proposed ADPLL network is chosen in such a way to improve its efficiency from that of previous studies. The Design is modeled using VERILOG Hardware Description language (HDL) and analyzed using Xilinx ISE 9.1,spartan3 family,XC3S4000L.At last the efficiency of the design is analyzed from the previous works by considering various parameters
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种高效全数字锁相环的实现
本研究演示了一个高效的全数字锁相环(ADPLL)的创建。这项工作的开始是分析ADPLL网络的组件可以从池中设计的方法。本文选择的ADPLL网络是为了在前人研究的基础上提高其效率。本设计采用VERILOG硬件描述语言(HDL)进行建模,并使用Xilinx ISE 9.1,spartan3系列,XC3S4000L进行分析。最后,综合考虑各参数对设计的效率进行了分析
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Distributed Multi-Sensor DCNN & Multivariate Time Series Classification Based technique for Earthquake early warning Cross Technology Communication between LTE-U and Wi-Fi to Improve Overall QoS of 5G System Prediction of Ayurvedic Herbs for Specific Diseases by Classification Techniques in Machine Learning Face Mask Detection Using Machine Learning Techniques Closed-form BER Expressions of QPSK Modulation over NOMA-PNC Parallel Relay Channels
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1