Power Optimized VLSI Architecture of Distributed Arithmetic Based Block LMS Adaptive Filter

Gangadharaiah S. L, C. K Narayanappa, Divya M.N, Navaneet S, Dushyant N
{"title":"Power Optimized VLSI Architecture of Distributed Arithmetic Based Block LMS Adaptive Filter","authors":"Gangadharaiah S. L, C. K Narayanappa, Divya M.N, Navaneet S, Dushyant N","doi":"10.37391/ijeer.110320","DOIUrl":null,"url":null,"abstract":"In this paper, we are presenting a power-efficient Distributed Arithmetic (DA) based Block Least Mean Square (BLMS) Adaptive Digital Filter (ADF). The proposed DA BLMS architecture proposes a shared area-efficient Multiplier Accumulate Block that calculates both the partial filter products and the weight increment terms in the same module. It also uses Multiplexers (MUX) and Demultiplexers (DEMUX) which passes only L out of N inputs, where N and L are the filter length and chosen block size respectively, into the MAC thus helping in achieving the DA functionality along with reduced power consumption. Also, efficient truncation of the obtained error and weight update terms is performed by being able to select the non-zero-bit part of the signal to be fed back. The entire architecture is driven by a single slow clock which reduces the power consumption of the device further. On comparing with the best existing DA BLMS Structures, the proposed architecture uses 15% lesser power, 14% lesser EPS according to ASIC Synthesis, and for a filter length of N=16 and a block size of L=4 respectively.","PeriodicalId":491088,"journal":{"name":"International journal of electrical & electronics research","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-09-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International journal of electrical & electronics research","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.37391/ijeer.110320","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this paper, we are presenting a power-efficient Distributed Arithmetic (DA) based Block Least Mean Square (BLMS) Adaptive Digital Filter (ADF). The proposed DA BLMS architecture proposes a shared area-efficient Multiplier Accumulate Block that calculates both the partial filter products and the weight increment terms in the same module. It also uses Multiplexers (MUX) and Demultiplexers (DEMUX) which passes only L out of N inputs, where N and L are the filter length and chosen block size respectively, into the MAC thus helping in achieving the DA functionality along with reduced power consumption. Also, efficient truncation of the obtained error and weight update terms is performed by being able to select the non-zero-bit part of the signal to be fed back. The entire architecture is driven by a single slow clock which reduces the power consumption of the device further. On comparing with the best existing DA BLMS Structures, the proposed architecture uses 15% lesser power, 14% lesser EPS according to ASIC Synthesis, and for a filter length of N=16 and a block size of L=4 respectively.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于分布式算法的块LMS自适应滤波器的功耗优化VLSI结构
在本文中,我们提出了一种基于分布式算法(DA)的块最小均方(BLMS)自适应数字滤波器(ADF)。所提出的DA BLMS架构提出了一个共享的面积效率乘法器累积块,该块在同一模块中计算部分滤波器产品和权重增量项。它还使用多路复用器(MUX)和解路复用器(DEMUX),仅将N个输入中的L传递到MAC,其中N和L分别是滤波器长度和选择的块大小,从而有助于实现DA功能并降低功耗。此外,通过能够选择要反馈的信号的非零比特部分,可以有效地截断所获得的误差和权重更新项。整个架构由单个慢时钟驱动,从而进一步降低了设备的功耗。与现有最佳的DA BLMS结构相比,根据ASIC合成,该架构的功耗降低15%,EPS降低14%,滤波器长度为N=16,块大小为L=4。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Lyapunov based Control Strategy for DFIG based Wind Turbines to Enhance stability and Power Design and Implementation of a Transmitter for IR-UWB Standard Futuristic Energy Management Solution: Fuzzy logic controller-Enhanced Hybrid Storage for Electric Vehicles with Batteries and Super Capacitors Analysis on Rapid Charging for Electrified Transportation Systems Lifting Wavelets with OGS for Doppler Profile Estimation
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1