D. Kannadassan;K. Sivasankaran;S. Kumaravel;Chun-Hu Cheng;Maryam Shojaei Baghini;P. S. Mallick
{"title":"High-k Metal–Insulator–Metal Capacitors for RF and Mixed-Signal VLSI Circuits: Challenges and Opportunities","authors":"D. Kannadassan;K. Sivasankaran;S. Kumaravel;Chun-Hu Cheng;Maryam Shojaei Baghini;P. S. Mallick","doi":"10.1109/JPROC.2024.3506996","DOIUrl":null,"url":null,"abstract":"Metal-insulator–metal (MIM) capacitors are inevitable and critical passive components in analog, mixed-signal, and memory applications. These capacitors occupy nearly 40% of circuit area among other passive and active components of the integrated circuit (IC). Considering this fact, the International Roadmap for Devices and Systems (IRDS) recognized and recommended the miniaturization of MIM capacitors with high permittivity dielectric materials. For future analog and radio frequency (RF) applications, the IRDS has predicted that MIM capacitors should hold a high capacitance density of \n<inline-formula> <tex-math>$\\gt {10}~\\text {fF}/\\mu \\text {m}^{{2}}$ </tex-math></inline-formula>\n, a low voltage linearity of \n<inline-formula> <tex-math>$\\lt {100}~\\text {ppm}/\\text {V}^{{2}}$ </tex-math></inline-formula>\n, and a low leakage current density of \n<inline-formula> <tex-math>$\\lt {10}~\\text {nA}/\\text {cm}^{{2}}$ </tex-math></inline-formula>\n. In this regard, many research works have been carried out over the last few decades with various high-k dielectrics to achieve “low voltage linearity.” However, many of them are facing problems with structural defects, interface traps, and poor polarization process due to limitations of fabrication processes. This article attempts to review the challenges and opportunities involved in the reduction of voltage linearity and leakage of MIM capacitors. Also, this article presents the physical limits and challenges involved in MIM capacitor integration with back end of line (BEOL) process of recent complementary metal-oxide–semiconductor (CMOS) technologies. Using physical modeling, the design formula for low voltage linearity coefficient was derived, which helps IC developers in the design and implementation of highly linear RF-analog and mixed-signal (AMS) systems.","PeriodicalId":20556,"journal":{"name":"Proceedings of the IEEE","volume":"112 10","pages":"1610-1631"},"PeriodicalIF":23.2000,"publicationDate":"2024-12-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=10786276","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE","FirstCategoryId":"94","ListUrlMain":"https://ieeexplore.ieee.org/document/10786276/","RegionNum":1,"RegionCategory":"计算机科学","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q1","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0
Abstract
Metal-insulator–metal (MIM) capacitors are inevitable and critical passive components in analog, mixed-signal, and memory applications. These capacitors occupy nearly 40% of circuit area among other passive and active components of the integrated circuit (IC). Considering this fact, the International Roadmap for Devices and Systems (IRDS) recognized and recommended the miniaturization of MIM capacitors with high permittivity dielectric materials. For future analog and radio frequency (RF) applications, the IRDS has predicted that MIM capacitors should hold a high capacitance density of
$\gt {10}~\text {fF}/\mu \text {m}^{{2}}$
, a low voltage linearity of
$\lt {100}~\text {ppm}/\text {V}^{{2}}$
, and a low leakage current density of
$\lt {10}~\text {nA}/\text {cm}^{{2}}$
. In this regard, many research works have been carried out over the last few decades with various high-k dielectrics to achieve “low voltage linearity.” However, many of them are facing problems with structural defects, interface traps, and poor polarization process due to limitations of fabrication processes. This article attempts to review the challenges and opportunities involved in the reduction of voltage linearity and leakage of MIM capacitors. Also, this article presents the physical limits and challenges involved in MIM capacitor integration with back end of line (BEOL) process of recent complementary metal-oxide–semiconductor (CMOS) technologies. Using physical modeling, the design formula for low voltage linearity coefficient was derived, which helps IC developers in the design and implementation of highly linear RF-analog and mixed-signal (AMS) systems.
期刊介绍:
Proceedings of the IEEE is the leading journal to provide in-depth review, survey, and tutorial coverage of the technical developments in electronics, electrical and computer engineering, and computer science. Consistently ranked as one of the top journals by Impact Factor, Article Influence Score and more, the journal serves as a trusted resource for engineers around the world.