Paolo Ricco;Gianfranco Avitabile;Danilo Manstretta
{"title":"Analysis and Design of a CMOS E-Band Frequency Quadrupler With Transformer-Based Harmonic Reflectors","authors":"Paolo Ricco;Gianfranco Avitabile;Danilo Manstretta","doi":"10.1109/JSSC.2024.3519706","DOIUrl":null,"url":null,"abstract":"A frequency quadrupler based on cascaded push-push frequency doublers (PPFDs) is presented in this work. PPFDs have high harmonic rejection, but suffer from limited power efficiency and conversion gain, mainly due to second-harmonic feedback. Conventional harmonic reflectors (HRs) minimize this undesired feedback introducing a common-mode second-harmonic resonance, at the price of increased area and reduced bandwidth. In the proposed design, the HR is embedded into a transformer-based input-matching network to decouple the differential-mode inductance from the common-mode inductance. This results in a more compact design, with higher output power and improved power efficiency. A common-gate transistor is stacked with the push-push pair to further boost the output power while reusing the same current. Two PPFDs are cascaded without additional power amplification stages. The quadrupler, implemented in 28-nm CMOS, achieves a peak output power of 0 dBm and peak power efficiency of 5% at 77 GHz and the 3-dB bandwidth is from 70 to 86 GHz.","PeriodicalId":13129,"journal":{"name":"IEEE Journal of Solid-state Circuits","volume":"60 8","pages":"2711-2723"},"PeriodicalIF":5.6000,"publicationDate":"2024-12-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Journal of Solid-state Circuits","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10815051/","RegionNum":1,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q1","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0
Abstract
A frequency quadrupler based on cascaded push-push frequency doublers (PPFDs) is presented in this work. PPFDs have high harmonic rejection, but suffer from limited power efficiency and conversion gain, mainly due to second-harmonic feedback. Conventional harmonic reflectors (HRs) minimize this undesired feedback introducing a common-mode second-harmonic resonance, at the price of increased area and reduced bandwidth. In the proposed design, the HR is embedded into a transformer-based input-matching network to decouple the differential-mode inductance from the common-mode inductance. This results in a more compact design, with higher output power and improved power efficiency. A common-gate transistor is stacked with the push-push pair to further boost the output power while reusing the same current. Two PPFDs are cascaded without additional power amplification stages. The quadrupler, implemented in 28-nm CMOS, achieves a peak output power of 0 dBm and peak power efficiency of 5% at 77 GHz and the 3-dB bandwidth is from 70 to 86 GHz.
期刊介绍:
The IEEE Journal of Solid-State Circuits publishes papers each month in the broad area of solid-state circuits with particular emphasis on transistor-level design of integrated circuits. It also provides coverage of topics such as circuits modeling, technology, systems design, layout, and testing that relate directly to IC design. Integrated circuits and VLSI are of principal interest; material related to discrete circuit design is seldom published. Experimental verification is strongly encouraged.