A Low-Jitter and Wide-Frequency-Range D-Band Frequency Synthesizer With a Subsampling PLL and a Harmonic-Boosting Frequency Multiplier

IF 5.6 1区 工程技术 Q1 ENGINEERING, ELECTRICAL & ELECTRONIC IEEE Journal of Solid-state Circuits Pub Date : 2025-01-10 DOI:10.1109/JSSC.2024.3523474
Seohee Jung;Jaeho Kim;Jooeun Bang;Sarang Lee;Heein Yoon;Jaehyouk Choi
{"title":"A Low-Jitter and Wide-Frequency-Range D-Band Frequency Synthesizer With a Subsampling PLL and a Harmonic-Boosting Frequency Multiplier","authors":"Seohee Jung;Jaeho Kim;Jooeun Bang;Sarang Lee;Heein Yoon;Jaehyouk Choi","doi":"10.1109/JSSC.2024.3523474","DOIUrl":null,"url":null,"abstract":"This work presents a D-band frequency synthesizer that can generate an ultra-low jitter output signal over a large frequency-tuning range (FTR). To overcome the structural limitations of conventional sub-terahertz (sub-THz) frequency synthesizers and concurrently achieve a low jitter and a large FTR, we designed a two-stage architecture, in which a 50-GHz band subsampling PLL (SSPLL) with a 3rd-harmonic (HM)-rich class-F voltage-controlled oscillator (VCO) in the first stage interoperated with an HM-boosting frequency multiplier (FM) in the second stage. Designed with a 40-nm CMOS process, this D-band frequency synthesizer exhibited a wide FTR of 11.8%, i.e., 144–162 GHz. Due to its high-gain subsampling phase detector (PD), which can suppress in-band phase noise (PN), and its class-F VCO, which can achieve low out-of-band (OOB) PN, the proposed frequency synthesizer achieved the lowest rms jitter (i.e., 39 fsrms). Since the combination of the 3rd-HM-rich class-F VCO and the HM-boosting FM generated a D-band output signal in a power-efficient manner, this work also achieved the best jitter figure-of-merit (FOM) among the state-of-the-art W/D-band frequency synthesizers with an FTR more than 5%.","PeriodicalId":13129,"journal":{"name":"IEEE Journal of Solid-state Circuits","volume":"60 5","pages":"1632-1643"},"PeriodicalIF":5.6000,"publicationDate":"2025-01-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Journal of Solid-state Circuits","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10836228/","RegionNum":1,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q1","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

This work presents a D-band frequency synthesizer that can generate an ultra-low jitter output signal over a large frequency-tuning range (FTR). To overcome the structural limitations of conventional sub-terahertz (sub-THz) frequency synthesizers and concurrently achieve a low jitter and a large FTR, we designed a two-stage architecture, in which a 50-GHz band subsampling PLL (SSPLL) with a 3rd-harmonic (HM)-rich class-F voltage-controlled oscillator (VCO) in the first stage interoperated with an HM-boosting frequency multiplier (FM) in the second stage. Designed with a 40-nm CMOS process, this D-band frequency synthesizer exhibited a wide FTR of 11.8%, i.e., 144–162 GHz. Due to its high-gain subsampling phase detector (PD), which can suppress in-band phase noise (PN), and its class-F VCO, which can achieve low out-of-band (OOB) PN, the proposed frequency synthesizer achieved the lowest rms jitter (i.e., 39 fsrms). Since the combination of the 3rd-HM-rich class-F VCO and the HM-boosting FM generated a D-band output signal in a power-efficient manner, this work also achieved the best jitter figure-of-merit (FOM) among the state-of-the-art W/D-band frequency synthesizers with an FTR more than 5%.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
具有次采样锁相环和谐波增强倍频器的低抖动宽频域d频带频率合成器
这项工作提出了一种d波段频率合成器,可以在大频率调谐范围(FTR)内产生超低抖动输出信号。为了克服传统次太赫兹(sub-THz)频率合成器的结构限制,并同时实现低抖动和大FTR,我们设计了一种两级架构,其中50 ghz频段次采样锁相环(SSPLL)在第一级具有富三谐波(HM)的f类压控振荡器(VCO),在第二级具有HM升频乘频器(FM)。采用40 nm CMOS工艺设计,该d波段频率合成器的宽FTR为11.8%,即144-162 GHz。由于其高增益的子采样鉴相器(PD)可以抑制带内相位噪声(PN),其f类压控振荡器(VCO)可以实现低带外相位噪声(OOB),因此所提出的频率合成器实现了最低的有效值抖动(即39 fsrms)。由于富3高频的f类压控振荡器和高频增强调频的组合以一种节能的方式产生了d波段输出信号,因此在FTR超过5%的最先进的W/ d波段频率合成器中,这项工作也实现了最佳抖动值(FOM)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
IEEE Journal of Solid-state Circuits
IEEE Journal of Solid-state Circuits 工程技术-工程:电子与电气
CiteScore
11.00
自引率
20.40%
发文量
351
审稿时长
3-6 weeks
期刊介绍: The IEEE Journal of Solid-State Circuits publishes papers each month in the broad area of solid-state circuits with particular emphasis on transistor-level design of integrated circuits. It also provides coverage of topics such as circuits modeling, technology, systems design, layout, and testing that relate directly to IC design. Integrated circuits and VLSI are of principal interest; material related to discrete circuit design is seldom published. Experimental verification is strongly encouraged.
期刊最新文献
A Low Jitter and Low Spur Fractional-N Digital PLL Based on a DTC Chopping Technique A Dual-Band Reconfigurable Filtering Power Amplifier for 5G mmWave Applications A 28-nm Hybrid-Domain Outer Product-Based Floating-Point SRAM Computing-in-Memory Macro With Logarithm Bit-Width Residual ADC for Edge AI A Physically Unclonable Function With Less Than 4.16E–7 BER Featuring Secure In-Cell HCI Burn-In and nMOS-Dominant PUF Data Generation A 142–164-GHz Phased-Array AiP Module With High-Power-Density and High-Efficiency Transceiver in 65-nm CMOS for 6G UE
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1