FPGA-Based Pulse Pileup Correction.

M D Haselman, S Hauck, T K Lewellen, R S Miyaoka
{"title":"FPGA-Based Pulse Pileup Correction.","authors":"M D Haselman,&nbsp;S Hauck,&nbsp;T K Lewellen,&nbsp;R S Miyaoka","doi":"10.1109/NSSMIC.2010.5874372","DOIUrl":null,"url":null,"abstract":"<p><p>Modern Field Programmable Gate Arrays (FPGAs) are capable of performing complex discrete signal processing algorithms with clock rates above 100MHz. This combined with FPGA's low expense, ease of use, and selected dedicated hardware make them an ideal technology for a data acquisition system for a positron emission tomography (PET) scanner. The University of Washington is producing a high-resolution, small-animal PET scanner that utilizes FPGAs as the core of the front-end electronics. For this next generation scanner, functions that are typically performed in dedicated circuits, or offline, are being migrated to the FPGA. This will not only simplify the electronics, but the features of modern FPGAs can be utilizes to add significant signal processing power to produce higher resolution images. In this paper we report on an all-digital pulse pileup correction algorithm that is being developed for the FPGA. The pileup mitigation algorithm will allow the scanner to run at higher count rates without incurring large data losses due to the overlapping of scintillation signals. This correction technique utilizes a reference pulse to extract timing and energy information for most pileup events. Using pulses were acquired from a Zecotech Photonics MAPDN with an LFS-3 scintillator, we show that good timing and energy information can be achieved in the presence of pileup.</p>","PeriodicalId":73298,"journal":{"name":"IEEE Nuclear Science Symposium conference record. Nuclear Science Symposium","volume":" ","pages":"3105-3112"},"PeriodicalIF":0.0000,"publicationDate":"2010-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://sci-hub-pdf.com/10.1109/NSSMIC.2010.5874372","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Nuclear Science Symposium conference record. Nuclear Science Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NSSMIC.2010.5874372","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

Modern Field Programmable Gate Arrays (FPGAs) are capable of performing complex discrete signal processing algorithms with clock rates above 100MHz. This combined with FPGA's low expense, ease of use, and selected dedicated hardware make them an ideal technology for a data acquisition system for a positron emission tomography (PET) scanner. The University of Washington is producing a high-resolution, small-animal PET scanner that utilizes FPGAs as the core of the front-end electronics. For this next generation scanner, functions that are typically performed in dedicated circuits, or offline, are being migrated to the FPGA. This will not only simplify the electronics, but the features of modern FPGAs can be utilizes to add significant signal processing power to produce higher resolution images. In this paper we report on an all-digital pulse pileup correction algorithm that is being developed for the FPGA. The pileup mitigation algorithm will allow the scanner to run at higher count rates without incurring large data losses due to the overlapping of scintillation signals. This correction technique utilizes a reference pulse to extract timing and energy information for most pileup events. Using pulses were acquired from a Zecotech Photonics MAPDN with an LFS-3 scintillator, we show that good timing and energy information can be achieved in the presence of pileup.

Abstract Image

Abstract Image

Abstract Image

查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于fpga的脉冲叠加校正。
现代现场可编程门阵列(fpga)能够执行复杂的离散信号处理算法,时钟速率高于100MHz。结合FPGA的低成本,易用性和精选的专用硬件,使其成为正电子发射断层扫描(PET)扫描仪数据采集系统的理想技术。华盛顿大学正在生产一种高分辨率的小动物PET扫描仪,该扫描仪利用fpga作为前端电子设备的核心。对于下一代扫描仪,通常在专用电路或离线中执行的功能正在迁移到FPGA上。这不仅可以简化电子器件,而且可以利用现代fpga的特性来增加显著的信号处理能力,以产生更高分辨率的图像。本文报道了一种正在开发的全数字脉冲叠加校正算法。堆积缓解算法将允许扫描仪以更高的计数率运行,而不会因闪烁信号重叠而导致大量数据丢失。这种校正技术利用参考脉冲来提取大多数堆积事件的时间和能量信息。利用从带有LFS-3闪烁体的Zecotech Photonics MAPDN获取的脉冲,我们证明了在存在堆积的情况下可以获得良好的定时和能量信息。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Ablation Study of Diffusion Model with Transformer Backbone for Low-count PET Denoising. Point-supervised Brain Tumor Segmentation with Box-prompted Medical Segment Anything Model. Subject-aware PET Denoising with Contrastive Adversarial Domain Generalization. Calibration Methodology of an Edgeless PET System Prototype. Tensor Tomography of Dark Field Scatter using X-ray Interferometry with Bi-prisms.
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1