Neoteric Design Power Sustained 3-Bit Asynchronous Counter Using CNFET Based MCML Topology

IF 0.5 Q4 ENGINEERING, ELECTRICAL & ELECTRONIC Advances in Electrical and Electronic Engineering Pub Date : 2022-10-03 DOI:10.15598/aeee.v20i3.4279
Ramsha Suhail, Pragya Srivastava, Richa Yadav, Richa Srivastava
{"title":"Neoteric Design Power Sustained 3-Bit Asynchronous Counter Using CNFET Based MCML Topology","authors":"Ramsha Suhail, Pragya Srivastava, Richa Yadav, Richa Srivastava","doi":"10.15598/aeee.v20i3.4279","DOIUrl":null,"url":null,"abstract":". Leading digital circuits namely register, flipflops, state machines and counters drive operational aspects and potential applications in Integrated Circuit (IC) industry. based implementations with rapid response and simul-taneous generation of complemented output is all set to become indispensable in nano regime industry. This paper attempts to optimize and address performance-based analysis of digital circuits namely NAND, D flipflop and 3-bit asynchronous counter by practicing MCML based implementation. These circuits are con-templated on four design parameters namely delay ( t p ), power (pwr), Power Delay Product (PDP) and Energy Delay Product (EDP). This research focuses on relative analysis and emanate a salient optimal application of Complementary Metal-Oxide-Semiconductor (CMOS) and Carbon Nanotube Field Effect Transistor (CNFET) based 3-bit asynchronous counter. In ad-dition to this, the two configurations of the MCML counter are then compared against applied V DD at 16-nm technology nodes using HSPICE simulator. CNFET based 3-bit MCML counter is observed to be much faster (9.75 × ), significant improvement in gross power dissipation (11.93 × ), material refinement in PDP and EDP (116.39 × and 1165 × ) re-spectively as compared to the conventional counterpart. Therefore, CNFET based implementations comes to the fore as resilient technology supporting high level integration in nano scale regime.","PeriodicalId":7268,"journal":{"name":"Advances in Electrical and Electronic Engineering","volume":null,"pages":null},"PeriodicalIF":0.5000,"publicationDate":"2022-10-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Advances in Electrical and Electronic Engineering","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.15598/aeee.v20i3.4279","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

. Leading digital circuits namely register, flipflops, state machines and counters drive operational aspects and potential applications in Integrated Circuit (IC) industry. based implementations with rapid response and simul-taneous generation of complemented output is all set to become indispensable in nano regime industry. This paper attempts to optimize and address performance-based analysis of digital circuits namely NAND, D flipflop and 3-bit asynchronous counter by practicing MCML based implementation. These circuits are con-templated on four design parameters namely delay ( t p ), power (pwr), Power Delay Product (PDP) and Energy Delay Product (EDP). This research focuses on relative analysis and emanate a salient optimal application of Complementary Metal-Oxide-Semiconductor (CMOS) and Carbon Nanotube Field Effect Transistor (CNFET) based 3-bit asynchronous counter. In ad-dition to this, the two configurations of the MCML counter are then compared against applied V DD at 16-nm technology nodes using HSPICE simulator. CNFET based 3-bit MCML counter is observed to be much faster (9.75 × ), significant improvement in gross power dissipation (11.93 × ), material refinement in PDP and EDP (116.39 × and 1165 × ) re-spectively as compared to the conventional counterpart. Therefore, CNFET based implementations comes to the fore as resilient technology supporting high level integration in nano scale regime.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于CNFET MCML拓扑结构的新型功率维持3位异步计数器设计
领先的数字电路,即寄存器、触发器、状态机和计数器,驱动集成电路(IC)行业的操作方面和潜在应用。具有快速响应和同时生成补充输出的基于实现将成为纳米体制工业中不可或缺的一部分。本文试图通过实践基于MCML的实现来优化和解决数字电路(即NAND、D触发器和3位异步计数器)的性能分析。这些电路以四个设计参数为模板,即延迟(tp)、功率(pwr)、功率延迟乘积(PDP)和能量延迟乘积(EDP)。本研究着重对互补金属氧化物半导体(CMOS)和碳纳米管场效应晶体管(CNFET)三位异步计数器进行了相关分析,并提出了一个显著的优化应用。除此之外,还使用HSPICE模拟器将MCML计数器的两种配置与16nm技术节点处应用的VDD进行比较。与传统计数器相比,基于CNFET的3位MCML计数器速度快得多(9.75倍),总功耗显著提高(11.93倍),PDP和EDP的材料细化(116.39倍和1165倍)。因此,基于CNFET的实现方式作为支持纳米级高水平集成的弹性技术而脱颖而出。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
Advances in Electrical and Electronic Engineering
Advances in Electrical and Electronic Engineering ENGINEERING, ELECTRICAL & ELECTRONIC-
CiteScore
1.30
自引率
33.30%
发文量
30
审稿时长
25 weeks
期刊最新文献
A HYBRID PREDICTIVE ARCHITECTURE FORMULATION USING DEEP LEARNING AND HISTOGRAM OF GRADIENTS FOR COMPOUND EMOTION RECOGNITION Self-Energy Recycling in DF Full-Duplex Relay Network: Security-Reliability Analysis Modeling, Identification and Validation of the Modified Magnetic Levitation Model ANALYSIS OF HARMONIC MITIGATION TECHNIQUES FOR CASCADED ASYMMETRIC INVERTERS OPTIMAL ROOFTOP PHOTOVOLTAIC SYSTEM PLACEMENT TO MINIMIZE MONTHLY USED ENERGY COSTS FOR HOUSEHOLDS IN VIETNAM’S CITIES AND TOWNS
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1