Emulation of Quantum Algorithms Using CMOS Analog Circuits

Sharan Mourya;Brian R. La Cour;Bibhu Datta Sahoo
{"title":"Emulation of Quantum Algorithms Using CMOS Analog Circuits","authors":"Sharan Mourya;Brian R. La Cour;Bibhu Datta Sahoo","doi":"10.1109/TQE.2023.3319599","DOIUrl":null,"url":null,"abstract":"Quantum computers are regarded as the future of computing, as they are believed to be capable of solving extremely complex problems that are intractable on conventional digital computers. However, near-term quantum computers are prone to a plethora of noise sources that are difficult to mitigate, possibly limiting their scalability and precluding us from running any useful algorithms. Quantum emulation is an alternative approach that uses classical analog hardware to emulate the properties of superposition and entanglement, thereby mimicking quantum parallelism to attain similar speeds. By contrast, the use of classical digital hardware, such as field-programmable gate arrays (FPGAs), is less inefficient at emulating a quantum computer, as it does not take advantage of the fundamentally analog nature of quantum states. Consequently, this approach adds an inherent hardware overhead that also prevents scaling. In this work, an energy-efficient quantum emulator based on analog circuits realized in UMC 180-nm CMOS technology is proposed along with the design methodologies for a scalable computing architecture. A sixfold improvement in power consumption was observed over the FPGA-based approach for a ten-qubit emulation of Grover's search algorithm (GSA). The proposed emulator is also about 400 times faster than a Ryzen 5600x six-core processor performing a simulation of six-qubit Grover's search algorithm.","PeriodicalId":100644,"journal":{"name":"IEEE Transactions on Quantum Engineering","volume":"4 ","pages":"1-16"},"PeriodicalIF":0.0000,"publicationDate":"2023-09-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://ieeexplore.ieee.org/iel7/8924785/9998549/10265215.pdf","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Quantum Engineering","FirstCategoryId":"1085","ListUrlMain":"https://ieeexplore.ieee.org/document/10265215/","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Quantum computers are regarded as the future of computing, as they are believed to be capable of solving extremely complex problems that are intractable on conventional digital computers. However, near-term quantum computers are prone to a plethora of noise sources that are difficult to mitigate, possibly limiting their scalability and precluding us from running any useful algorithms. Quantum emulation is an alternative approach that uses classical analog hardware to emulate the properties of superposition and entanglement, thereby mimicking quantum parallelism to attain similar speeds. By contrast, the use of classical digital hardware, such as field-programmable gate arrays (FPGAs), is less inefficient at emulating a quantum computer, as it does not take advantage of the fundamentally analog nature of quantum states. Consequently, this approach adds an inherent hardware overhead that also prevents scaling. In this work, an energy-efficient quantum emulator based on analog circuits realized in UMC 180-nm CMOS technology is proposed along with the design methodologies for a scalable computing architecture. A sixfold improvement in power consumption was observed over the FPGA-based approach for a ten-qubit emulation of Grover's search algorithm (GSA). The proposed emulator is also about 400 times faster than a Ryzen 5600x six-core processor performing a simulation of six-qubit Grover's search algorithm.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于CMOS模拟电路的量子算法仿真
量子计算机被认为是计算的未来,因为它们被认为能够解决传统数字计算机难以解决的极其复杂的问题。然而,近期的量子计算机容易出现大量难以缓解的噪声源,这可能会限制其可扩展性,并使我们无法运行任何有用的算法。量子模拟是一种替代方法,它使用经典的模拟硬件来模拟叠加和纠缠的特性,从而模拟量子并行性以获得类似的速度。相比之下,使用经典数字硬件,如现场可编程门阵列(FPGA),在模拟量子计算机方面效率较低,因为它没有利用量子态的基本模拟性质。因此,这种方法增加了固有的硬件开销,也阻止了扩展。在这项工作中,提出了一种基于UMC 180nm CMOS技术实现的模拟电路的节能量子仿真器,以及可扩展计算架构的设计方法。在Grover搜索算法(GSA)的十量子位仿真中,观察到功耗比基于FPGA的方法提高了六倍。所提出的模拟器也比Ryzen 5600x六核处理器执行六量子位Grover搜索算法模拟的速度快约400倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
CiteScore
8.00
自引率
0.00%
发文量
0
期刊最新文献
IEEE Transactions on Quantum Engineering Publication Information Dissipative Variational Quantum Algorithms for Gibbs State Preparation TAQNet: Traffic-Aware Minimum-Cost Quantum Communication Network Planning FPGA-Based Synchronization of Frequency-Domain Interferometer for QKD Grover's Oracle for the Shortest Vector Problem and Its Application in Hybrid Classical–Quantum Solvers
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1