{"title":"Logical Analysis for Switching Sequence Generation in 15-Level Reduced Switch MLI","authors":"R. Sindhuja;S. Padma","doi":"10.1109/ICJECE.2023.3275734","DOIUrl":null,"url":null,"abstract":"Complexity in the implementation of the inverter circuit lies with the logic behind the generation of the switching pulse sequences using multicarrier-pulsewidth modulation (MC-PWM). The analysis of the switching sequence for the operation of 15 level multi-level inverter (MLI) topology using logical gates is introduced in this article. A 15-level reduced switch topology is proposed which consists of eight switches. The main focus is to analyze the procedure of generating a pulse pattern for the eight switches in the circuit and to obtain the logical expression. Key Findings: The input pulse for the generation of eight different pulse patterns is obtained by MC-PWM technique. Several MC-PWM techniques, including phase disposition (PD), alternate phase opposition disposition (APOD), and phase opposition disposition (POD), are available. POD were applied to the proposed reduced switch topology using the same logical expression and the results were analyzed. MATLAB/Simulink is employed in the execution of the simulation work. The desired pulse pattern is simulated in real time and generated with the assistance of dSPACE 1104. Various modulation index (MI) and several PWM algorithms are used to examine the total harmonic distortion (THD) comparison study.","PeriodicalId":100619,"journal":{"name":"IEEE Canadian Journal of Electrical and Computer Engineering","volume":"46 3","pages":"237-245"},"PeriodicalIF":2.1000,"publicationDate":"2023-07-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Canadian Journal of Electrical and Computer Engineering","FirstCategoryId":"1085","ListUrlMain":"https://ieeexplore.ieee.org/document/10190186/","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"COMPUTER SCIENCE, HARDWARE & ARCHITECTURE","Score":null,"Total":0}
引用次数: 0
Abstract
Complexity in the implementation of the inverter circuit lies with the logic behind the generation of the switching pulse sequences using multicarrier-pulsewidth modulation (MC-PWM). The analysis of the switching sequence for the operation of 15 level multi-level inverter (MLI) topology using logical gates is introduced in this article. A 15-level reduced switch topology is proposed which consists of eight switches. The main focus is to analyze the procedure of generating a pulse pattern for the eight switches in the circuit and to obtain the logical expression. Key Findings: The input pulse for the generation of eight different pulse patterns is obtained by MC-PWM technique. Several MC-PWM techniques, including phase disposition (PD), alternate phase opposition disposition (APOD), and phase opposition disposition (POD), are available. POD were applied to the proposed reduced switch topology using the same logical expression and the results were analyzed. MATLAB/Simulink is employed in the execution of the simulation work. The desired pulse pattern is simulated in real time and generated with the assistance of dSPACE 1104. Various modulation index (MI) and several PWM algorithms are used to examine the total harmonic distortion (THD) comparison study.