A New Technology for Reducing Dynamic Power Consumption in 8-Bit ALU Design

Ahmed Lateef Hameed, Maan Hameed, Raed Abdulkareem Hasan
{"title":"A New Technology for Reducing Dynamic Power Consumption in 8-Bit ALU Design","authors":"Ahmed Lateef Hameed, Maan Hameed, Raed Abdulkareem Hasan","doi":"10.53523/ijoirvol9i3id279","DOIUrl":null,"url":null,"abstract":"Clock gating is an effective way to decrease dissipated power in synchronous design. The most effective way to do this is by masking the clock that turns toward the unused part of design. In this paper, a comparative evaluation of power consumption in existing clock gating techniques in Arithmetic Logical Unit (ALU) design was achieved. an innovative signal clock gating method offers extra immunity in the direction of the present issue in an accessible mechanism. A Gated Clock Generation designs using a tri-state connection and logic gate, generated by the set of bubbled input with NAND gate, is used for the latest suggested clock gating. This design saves power even when the clock is at applying to the target module. Complete power analysis reveals that the proposed technique has an effect on the dynamic power that decreases total power consumption up to 24.90% relative to traditional power.  All experiments are done in arithmetic logic unit design. 130 nm standard logic libraries have been used for implementation in order to achieve ALU frameworks. The ALU design architecture was developed using the Verilog HDL, and the simulations are performed utilizing ModelSim-Altera 10.0c (Quartus II 11.1) Starter Version.","PeriodicalId":14665,"journal":{"name":"Iraqi Journal of Industrial Research","volume":"105 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2022-12-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Iraqi Journal of Industrial Research","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.53523/ijoirvol9i3id279","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Clock gating is an effective way to decrease dissipated power in synchronous design. The most effective way to do this is by masking the clock that turns toward the unused part of design. In this paper, a comparative evaluation of power consumption in existing clock gating techniques in Arithmetic Logical Unit (ALU) design was achieved. an innovative signal clock gating method offers extra immunity in the direction of the present issue in an accessible mechanism. A Gated Clock Generation designs using a tri-state connection and logic gate, generated by the set of bubbled input with NAND gate, is used for the latest suggested clock gating. This design saves power even when the clock is at applying to the target module. Complete power analysis reveals that the proposed technique has an effect on the dynamic power that decreases total power consumption up to 24.90% relative to traditional power.  All experiments are done in arithmetic logic unit design. 130 nm standard logic libraries have been used for implementation in order to achieve ALU frameworks. The ALU design architecture was developed using the Verilog HDL, and the simulations are performed utilizing ModelSim-Altera 10.0c (Quartus II 11.1) Starter Version.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种降低8位ALU动态功耗的新技术
时钟门控是同步设计中降低功耗的有效方法。最有效的方法是屏蔽转向设计中未使用部分的时钟。本文对算术逻辑单元(ALU)设计中现有时钟门控技术的功耗进行了比较评估。一种创新的信号时钟门控方法在可访问机制中为本问题的方向提供了额外的抗扰度。一种采用三态连接和逻辑门的门控时钟发生器设计,由一组带NAND门的冒泡输入产生,用于最新建议的时钟门控。这种设计即使在时钟应用于目标模块时也可以节省功耗。完全功率分析表明,该技术对动态功率的影响相对于传统功率降低了24.90%的总功耗。所有实验均在算术逻辑单元设计中完成。为了实现ALU框架,使用了130nm标准逻辑库进行实现。ALU设计架构使用Verilog HDL开发,仿真使用ModelSim-Altera 10.0c (Quartus II 11.1) Starter Version进行。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Impact of Different Organic Extracts on Growth and Yield of Chili Pepper (Capsicum frutescens L.) VLSI Synthesis for Low-Power Clocking in Synchronous Designs Ferritin Levels as Indicators of Severity and Mortality in COVID-19 Patients from Tripoli, Libya Recycling Discharged Treated Wastewater from Dairy Factories for Industrial and Irrigation Purposes Efficient Ammonium Ion Removal from the State Company of Fertilizers Wastewater through Nano Zeolite Treatment
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1