ESD-immunity Study of High-voltage nLDMOS with Vertical Parasitic Schottky Structures in the Source End

IF 1.3 Q3 COMPUTER SCIENCE, INFORMATION SYSTEMS IET Networks Pub Date : 2022-10-14 DOI:10.1109/IET-ICETA56553.2022.9971482
Xing-Chen Mai, Shen-Li Chen, Jhong-Yi Lai, Zhi-Wei Liu, Yu-Jie Chung
{"title":"ESD-immunity Study of High-voltage nLDMOS with Vertical Parasitic Schottky Structures in the Source End","authors":"Xing-Chen Mai, Shen-Li Chen, Jhong-Yi Lai, Zhi-Wei Liu, Yu-Jie Chung","doi":"10.1109/IET-ICETA56553.2022.9971482","DOIUrl":null,"url":null,"abstract":"In this paper, a TSMC $0.18- {\\mu} \\mathrm{m}$ BCD process is used to realize high-voltage n-LDMOS devices. And then, the source side $n^{{+}}$ layer of the reference device is removed, so that the source terminal will make a parasitic Schottky device. Next, in this paper, we will evaluate its impacts on the discharge current capability. There are four kinds of tested devices in this work, which are the reference, with whole source -Schottky MM, and removed half source electrode MN and maked half Schottky in source end NM type devices, respectively. According to the TLP testing results, three important values of snapback curve can be obtained: trigger voltage (${\\mathrm{V}}_{{\\mathrm t1}}$), holding voltage (${\\mathrm{V}}_{{\\mathrm{h}}}$), and secondary breakdown current (${\\mathrm{I}}_{{\\mathrm{t}}2}$). Finally, it can be concluded that if a Schottky device is added to the source terminal, the on-resistance will be increased due to the series connection of this Schottky device, then the trigger voltage can be increased about 2V and holding voltage increased about 8V.","PeriodicalId":46240,"journal":{"name":"IET Networks","volume":"93 1","pages":"1-2"},"PeriodicalIF":1.3000,"publicationDate":"2022-10-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IET Networks","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IET-ICETA56553.2022.9971482","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"COMPUTER SCIENCE, INFORMATION SYSTEMS","Score":null,"Total":0}
引用次数: 0

Abstract

In this paper, a TSMC $0.18- {\mu} \mathrm{m}$ BCD process is used to realize high-voltage n-LDMOS devices. And then, the source side $n^{{+}}$ layer of the reference device is removed, so that the source terminal will make a parasitic Schottky device. Next, in this paper, we will evaluate its impacts on the discharge current capability. There are four kinds of tested devices in this work, which are the reference, with whole source -Schottky MM, and removed half source electrode MN and maked half Schottky in source end NM type devices, respectively. According to the TLP testing results, three important values of snapback curve can be obtained: trigger voltage (${\mathrm{V}}_{{\mathrm t1}}$), holding voltage (${\mathrm{V}}_{{\mathrm{h}}}$), and secondary breakdown current (${\mathrm{I}}_{{\mathrm{t}}2}$). Finally, it can be concluded that if a Schottky device is added to the source terminal, the on-resistance will be increased due to the series connection of this Schottky device, then the trigger voltage can be increased about 2V and holding voltage increased about 8V.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
源端垂直寄生肖特基结构高压nLDMOS的抗静电性研究
本文采用TSMC $0.18- {\mu} \ maththrm {m}$ BCD工艺实现高压n-LDMOS器件。然后,移除参考器件的源端$n^{{+}}$层,使源端成为寄生肖特基器件。接下来,本文将评估其对放电电流能力的影响。本工作测试的器件有四种,分别为参考型、全源-肖特基型MM、去除半源电极MN和源端半肖特基型NM器件。根据TLP测试结果,可以得到回跳曲线的三个重要值:触发电压(${\mathrm{V}}_{\mathrm t1}}$)、保持电压(${\mathrm{V}}_{\mathrm{h}}}$)和二次击穿电流(${\mathrm{I}}_{{\mathrm{t}}2}$)。最后可以得出,如果在源端增加一个肖特基器件,由于该肖特基器件的串联会增加导通电阻,则触发电压可提高约2V,保持电压可提高约8V。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
IET Networks
IET Networks COMPUTER SCIENCE, INFORMATION SYSTEMS-
CiteScore
5.00
自引率
0.00%
发文量
41
审稿时长
33 weeks
期刊介绍: IET Networks covers the fundamental developments and advancing methodologies to achieve higher performance, optimized and dependable future networks. IET Networks is particularly interested in new ideas and superior solutions to the known and arising technological development bottlenecks at all levels of networking such as topologies, protocols, routing, relaying and resource-allocation for more efficient and more reliable provision of network services. Topics include, but are not limited to: Network Architecture, Design and Planning, Network Protocol, Software, Analysis, Simulation and Experiment, Network Technologies, Applications and Services, Network Security, Operation and Management.
期刊最新文献
Smart forest monitoring: A novel Internet of Things framework with shortest path routing for sustainable environmental management Analysing the performance of AODV, OLSR, and DSDV routing protocols in VANET based on the ECIE method An unsupervised approach for the detection of zero-day distributed denial of service attacks in Internet of Things networks An effective ensemble electricity theft detection algorithm for smart grid Hard-state Protocol Independent Multicast—Source-Specific Multicast (HPIM-SSM)
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1