Performance Evaluation Based on Placement Planning of Logic Blocks in FPGA Design

Jasmine Joseph, Anu Chalil
{"title":"Performance Evaluation Based on Placement Planning of Logic Blocks in FPGA Design","authors":"Jasmine Joseph, Anu Chalil","doi":"10.1109/WISPNET.2018.8538652","DOIUrl":null,"url":null,"abstract":"The Field Programmable Gate Arrays (FPGAs) show reasonable improvements in the speed and power constraints which makes a platform for the digital circuits implementations. For designing an FPGA, synthesis tools are used which performs various minimizations and optimizations techniques. The synthesis tools use the RTL representation of the design with a set of timing constraints and generate the corresponding gate-level netlists. Today, the most advanced Xilinx Vivado Design Suite is used for the FPGA design as a synthesis tool. In some cases, the Xilinx Vivado can’t meet the designer’s required delay and power constraints. So the main aim of this project is to evaluate the improvements in performance by planning the placements of the logic blocks to meet the required speed and power constraints of the designer in Xilinx Vivado software.","PeriodicalId":6858,"journal":{"name":"2018 International Conference on Wireless Communications, Signal Processing and Networking (WiSPNET)","volume":"224 1 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Conference on Wireless Communications, Signal Processing and Networking (WiSPNET)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WISPNET.2018.8538652","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The Field Programmable Gate Arrays (FPGAs) show reasonable improvements in the speed and power constraints which makes a platform for the digital circuits implementations. For designing an FPGA, synthesis tools are used which performs various minimizations and optimizations techniques. The synthesis tools use the RTL representation of the design with a set of timing constraints and generate the corresponding gate-level netlists. Today, the most advanced Xilinx Vivado Design Suite is used for the FPGA design as a synthesis tool. In some cases, the Xilinx Vivado can’t meet the designer’s required delay and power constraints. So the main aim of this project is to evaluate the improvements in performance by planning the placements of the logic blocks to meet the required speed and power constraints of the designer in Xilinx Vivado software.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于FPGA设计中逻辑块放置规划的性能评估
现场可编程门阵列(fpga)在速度和功率限制方面表现出合理的改进,为数字电路的实现提供了平台。为了设计一个FPGA,使用合成工具来执行各种最小化和优化技术。综合工具使用带有一组时序约束的设计的RTL表示,并生成相应的门级网络列表。如今,最先进的Xilinx Vivado Design Suite被用作FPGA设计的综合工具。在某些情况下,Xilinx Vivado不能满足设计者所要求的延迟和功耗限制。因此,本项目的主要目的是通过规划逻辑块的位置来评估性能的改进,以满足Xilinx Vivado软件中设计人员所需的速度和功率限制。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Deep Reinforcement Learning for the Capacitated Vehicle Routing Problem with Soft Time Window Integrated Interference Solutions Between 5G and Satellite Systems Modulation Recognition Method of MAPSK Signal Artificial Intelligence Routing Method in Wireless Sensor Network for Sewage Treatment Monitoring Electromagnetically Induced Transparency in a Coupled NV Spin-Mechanical Resonator System
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1