32-Bit ALU with Clockless Gates for RSFQ Bit-Parallel Processor

T. Kawaguchi, N. Takagi
{"title":"32-Bit ALU with Clockless Gates for RSFQ Bit-Parallel Processor","authors":"T. Kawaguchi, N. Takagi","doi":"10.1587/transele.2021sep0005","DOIUrl":null,"url":null,"abstract":"SUMMARY A 32-bit arithmetic logic unit (ALU) is designed for a rapid single flux quantum (RSFQ) bit-parallel processor. In the ALU, clocked gates are partially replaced by clockless gates. This reduces the number of D flip flops (DFFs) required for path balancing. The number of clocked gates, including DFFs, is reduced by approximately 40 %, and size of the clock distribution network is reduced. The number of pipeline stages becomes modest. The layout design of the ALU and simulation results show the e ff ectiveness of using clockless gates in wide datapath circuits.","PeriodicalId":13259,"journal":{"name":"IEICE Trans. Electron.","volume":"25 1","pages":"245-250"},"PeriodicalIF":0.0000,"publicationDate":"2022-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEICE Trans. Electron.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1587/transele.2021sep0005","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

SUMMARY A 32-bit arithmetic logic unit (ALU) is designed for a rapid single flux quantum (RSFQ) bit-parallel processor. In the ALU, clocked gates are partially replaced by clockless gates. This reduces the number of D flip flops (DFFs) required for path balancing. The number of clocked gates, including DFFs, is reduced by approximately 40 %, and size of the clock distribution network is reduced. The number of pipeline stages becomes modest. The layout design of the ALU and simulation results show the e ff ectiveness of using clockless gates in wide datapath circuits.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
用于RSFQ位并行处理器的32位无时钟门ALU
摘要为快速单通量量子(RSFQ)位并行处理器设计了一个32位算术逻辑单元(ALU)。在ALU中,时钟门部分被无时钟门取代。这减少了路径平衡所需的D触发器(dff)的数量。时钟门(包括dff)的数量减少了大约40%,时钟分配网络的规模也减小了。管道阶段的数量变得有限。ALU的布置图设计和仿真结果表明了在宽数据路电路中使用无时钟门的有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Vapor Deposition of Fluoropolymer Thin Films for Antireflection Coating Fundamental Study on Grasping Growth State of Paddy Rice Using Quad-Polarimetric SAR Data Millimeter-Wave Single-Pixel Imaging Using Electrically-Switchable Liquid-Crystal Mask Approaches to High Performance Terahertz-Waves Emitting Devices Utilizing Single Crystals of High Temperature Superconductor Bi2Sr2CaCu2O8+δ Design and Analysis of Si/CaF2 Near-Infrared (λ∼1.7µm) DFB Quantum Cascade Laser for Silicon Photonics
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1