{"title":"A new Gated -ground- sleep architecture for ultra low leakage of SRAM cell","authors":"P. Chowdhury, Kuheli Dutta, Sunipa Roy","doi":"10.1109/EDCT.2018.8405079","DOIUrl":null,"url":null,"abstract":"As down-scaling of transistors and up-scaling of technology creating an overwhelming inversely proportional scenario in today's VLSI era, three major components taking into account while designing of CMOS memory cells. As the technology shrinks down, the power dissipation widely impacts to SRAM cells. Along with the power consumption, delay and stability of SRAM cell is also becoming a challenging issue day by day. In this paper, a low power designing approach is being introduced taking advantages of combination architectures of Transmission Gate logic and Gated ground sleep logic. The Transmission Gate invokes a leakage free sub-threshold scenario when Gated ground sleep logic provides a swiftly stacking effect which jointly can induce lowering down power consumption in SRAM cell. This new approach can significantly reduce power consumption upto 75% compared to conventional 6T-SRAM cell. All the experimental works are done by tSPICE 16 with 0.25μm technology.","PeriodicalId":6507,"journal":{"name":"2018 Emerging Trends in Electronic Devices and Computational Techniques (EDCT)","volume":"11 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 Emerging Trends in Electronic Devices and Computational Techniques (EDCT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDCT.2018.8405079","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
As down-scaling of transistors and up-scaling of technology creating an overwhelming inversely proportional scenario in today's VLSI era, three major components taking into account while designing of CMOS memory cells. As the technology shrinks down, the power dissipation widely impacts to SRAM cells. Along with the power consumption, delay and stability of SRAM cell is also becoming a challenging issue day by day. In this paper, a low power designing approach is being introduced taking advantages of combination architectures of Transmission Gate logic and Gated ground sleep logic. The Transmission Gate invokes a leakage free sub-threshold scenario when Gated ground sleep logic provides a swiftly stacking effect which jointly can induce lowering down power consumption in SRAM cell. This new approach can significantly reduce power consumption upto 75% compared to conventional 6T-SRAM cell. All the experimental works are done by tSPICE 16 with 0.25μm technology.