{"title":"Design of Reliable Custom Topology forApplication Specific Network-On-Chip","authors":"M. Maheswari","doi":"10.15662/ijareeie.2015.0405035","DOIUrl":null,"url":null,"abstract":"In this paper, Reliable custom topology for Application Specific Network-on-Chip (ASNoC) which consumes less area and power consumption with high data protection (error free) is proposed. The proposed design is achieved in two steps. First a custom topology is designed for ASNoC. Second, to improve the reliability of the custom topology, three novel error correction mechanisms have been designed and incorporated in the custom topology. The proposed three error correction codes consume less are and power consumption with high error correction capability compared to the existing error correction codes. Finally the proposed error correction codes are embedded in the custom topology to generate reliable custom topology. Cadence RTL encounter tool has been used for the analysis. The generated custom topology achieves 90% & 40% reliability improvement on data through on chip inter connects in low noise and in high noise environment respectively.","PeriodicalId":13702,"journal":{"name":"International Journal of Advanced Research in Electrical, Electronics and Instrumentation Energy","volume":"40 1","pages":"4039-4046"},"PeriodicalIF":0.0000,"publicationDate":"2015-07-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Advanced Research in Electrical, Electronics and Instrumentation Energy","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.15662/ijareeie.2015.0405035","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
In this paper, Reliable custom topology for Application Specific Network-on-Chip (ASNoC) which consumes less area and power consumption with high data protection (error free) is proposed. The proposed design is achieved in two steps. First a custom topology is designed for ASNoC. Second, to improve the reliability of the custom topology, three novel error correction mechanisms have been designed and incorporated in the custom topology. The proposed three error correction codes consume less are and power consumption with high error correction capability compared to the existing error correction codes. Finally the proposed error correction codes are embedded in the custom topology to generate reliable custom topology. Cadence RTL encounter tool has been used for the analysis. The generated custom topology achieves 90% & 40% reliability improvement on data through on chip inter connects in low noise and in high noise environment respectively.
本文提出了一种适用于专用片上网络(Application Specific Network-on-Chip, ASNoC)的可靠自定义拓扑结构,该拓扑结构面积小,功耗低,数据保护能力强(无差错)。所提出的设计分两步实现。首先,为ASNoC设计了自定义拓扑。其次,为了提高自定义拓扑的可靠性,设计了三种新的纠错机制并将其集成到自定义拓扑中。与现有的纠错码相比,所提出的三种纠错码的功耗和功耗更小,纠错能力更强。最后,将所提出的纠错码嵌入到自定义拓扑中,生成可靠的自定义拓扑。使用了韵律RTL遭遇工具进行分析。所生成的自定义拓扑在低噪声和高噪声环境下通过片上互连的数据可靠性分别提高了90%和40%。