Mass-productive ultra-low temperature ALD SiO/sub 2/ process promising for sub-90 nm memory and logic devices

Jae-Eun Park, J. Ku, Joo-Won Lee, Jong-ho Yang, K. Chu, Seung‐Hwan Lee, M. Park, N. Lee, Ho-Kyu Kang, K. Suh, Byoung-Ha Cho, Byoung-Chul Kim, C. Shin
{"title":"Mass-productive ultra-low temperature ALD SiO/sub 2/ process promising for sub-90 nm memory and logic devices","authors":"Jae-Eun Park, J. Ku, Joo-Won Lee, Jong-ho Yang, K. Chu, Seung‐Hwan Lee, M. Park, N. Lee, Ho-Kyu Kang, K. Suh, Byoung-Ha Cho, Byoung-Chul Kim, C. Shin","doi":"10.1109/IEDM.2002.1175819","DOIUrl":null,"url":null,"abstract":"For the first time, ultra-low temperature ALD SiO/sub 2/ is successfully developed and applied on W/WN/poly-Si stack gates as a dual spacer for the enhancement of data retention time. ALD SiO/sub 2/ deposition is performed at 75/spl deg/C using HCD and H/sub 2/O as precursors and pyridine as a catalyst. Using the ALD SiO/sub 2/ process, SiO/sub 2/ layers are deposited on W/WN/poly-Si stack gates without W oxidation. The gate resistances of the W/WN/poly-Si stack gates do not exhibit any difference between SiN single spacer and SiO/sub 2//SiN dual spacer schemes, which indicates that W oxidation does not occur during the ALD SiO/sub 2/ deposition for dual spacer formation. Conclusively, the significant improvement (>50%) of data retention time is achieved by employing SiO/sub 2//SiN dual spacers at W/WN/poly-Si stack gates in a 130 nm DRAM device. In addition, excellent short channel characteristics of Vth are identified by applying a low temperature ALD SiO/sub 2/ layer as a dual spacer on sub-100 nm SRAM devices.","PeriodicalId":74909,"journal":{"name":"Technical digest. International Electron Devices Meeting","volume":"1 1","pages":"229-232"},"PeriodicalIF":0.0000,"publicationDate":"2002-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Technical digest. International Electron Devices Meeting","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.2002.1175819","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

Abstract

For the first time, ultra-low temperature ALD SiO/sub 2/ is successfully developed and applied on W/WN/poly-Si stack gates as a dual spacer for the enhancement of data retention time. ALD SiO/sub 2/ deposition is performed at 75/spl deg/C using HCD and H/sub 2/O as precursors and pyridine as a catalyst. Using the ALD SiO/sub 2/ process, SiO/sub 2/ layers are deposited on W/WN/poly-Si stack gates without W oxidation. The gate resistances of the W/WN/poly-Si stack gates do not exhibit any difference between SiN single spacer and SiO/sub 2//SiN dual spacer schemes, which indicates that W oxidation does not occur during the ALD SiO/sub 2/ deposition for dual spacer formation. Conclusively, the significant improvement (>50%) of data retention time is achieved by employing SiO/sub 2//SiN dual spacers at W/WN/poly-Si stack gates in a 130 nm DRAM device. In addition, excellent short channel characteristics of Vth are identified by applying a low temperature ALD SiO/sub 2/ layer as a dual spacer on sub-100 nm SRAM devices.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
大规模生产的超低温ALD SiO/sub 2/工艺有望用于90纳米以下的存储和逻辑器件
首次成功开发了超低温ALD SiO/sub 2/,并将其作为双间隔层应用于W/WN/多晶硅堆叠门上,以提高数据保留时间。ALD SiO/sub - 2/沉积以HCD和H/sub - 2/O为前驱体,吡啶为催化剂,温度为75/spl℃。采用ALD SiO/sub - 2/工艺,在W/WN/多晶硅叠合栅上沉积SiO/sub - 2/层,无需W氧化。SiO/sub - 2//SiN双间隔层和SiO/sub - 2//SiN单间隔层的W/WN/多晶硅叠加栅极的栅极电阻无显著差异,表明在ALD SiO/sub - 2/沉积过程中W未发生氧化。最后,通过在130 nm DRAM器件的W/WN/多晶硅堆叠门上采用SiO/sub 2//SiN双间隔器,实现了数据保留时间的显著改善(>50%)。此外,通过在sub-100 nm SRAM器件上应用低温ALD SiO/sub - 2/层作为双间隔层,确定了Vth优异的短通道特性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
CiteScore
4.50
自引率
0.00%
发文量
0
期刊最新文献
Bilayer-Nanomesh Transparent Neuroelectrodes on 10μm-Thick PDMS. Fabrication and Characterization of 3D Multi-Electrode Array on Flexible Substrate for In Vivo EMG Recording from Expiratory Muscle of Songbird. Highly integrated CMOS microsystems to interface with neurons at subcellular resolution. I-MOS: a novel semiconductor device with a subthreshold slope lower than kT/q Ferromagnetic RF inductors and transformers for standard CMOS/BiCMOS
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1