电力电子中MOSFET栅极开启失效分析

C. Delepaut, S. Siconolfi, O. Mourra, F. Tonicello
{"title":"电力电子中MOSFET栅极开启失效分析","authors":"C. Delepaut, S. Siconolfi, O. Mourra, F. Tonicello","doi":"10.1109/APEC.2013.6520206","DOIUrl":null,"url":null,"abstract":"The compliance to the fault tolerant operation requirement for power electronics is commonly assessed with reference to fault models applicable at component level. For switching MOSFET, the fault models include the short-circuit and open-circuit failures, implicitly assuming that the Gate open failure is equivalent to a switch open or short failure. MOSFET Gate open failure, also called floating Gate failure, may however entail a Drain to Source channel conduction with non-zero impedance and the subsequent power dissipation in the failed device may prove critical because of the thermal failure propagation risk. The present paper is dedicated to that question. It is shown that a power MOSFET with floating Gate is driven by leakage current from whatever initial conduction status either into a steady-state dissipative status or into run-away due to thermal instability. The analysis is confirmed by practical tests. As a conclusion, provisions to mitigate the MOSFET Gate open failure are proposed to be implemented at MOSFET level and/or at converter design level.","PeriodicalId":256756,"journal":{"name":"2013 Twenty-Eighth Annual IEEE Applied Power Electronics Conference and Exposition (APEC)","volume":"52 6","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-03-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"MOSFET gate open failure analysis in power electronics\",\"authors\":\"C. Delepaut, S. Siconolfi, O. Mourra, F. Tonicello\",\"doi\":\"10.1109/APEC.2013.6520206\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The compliance to the fault tolerant operation requirement for power electronics is commonly assessed with reference to fault models applicable at component level. For switching MOSFET, the fault models include the short-circuit and open-circuit failures, implicitly assuming that the Gate open failure is equivalent to a switch open or short failure. MOSFET Gate open failure, also called floating Gate failure, may however entail a Drain to Source channel conduction with non-zero impedance and the subsequent power dissipation in the failed device may prove critical because of the thermal failure propagation risk. The present paper is dedicated to that question. It is shown that a power MOSFET with floating Gate is driven by leakage current from whatever initial conduction status either into a steady-state dissipative status or into run-away due to thermal instability. The analysis is confirmed by practical tests. As a conclusion, provisions to mitigate the MOSFET Gate open failure are proposed to be implemented at MOSFET level and/or at converter design level.\",\"PeriodicalId\":256756,\"journal\":{\"name\":\"2013 Twenty-Eighth Annual IEEE Applied Power Electronics Conference and Exposition (APEC)\",\"volume\":\"52 6\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-03-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 Twenty-Eighth Annual IEEE Applied Power Electronics Conference and Exposition (APEC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APEC.2013.6520206\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 Twenty-Eighth Annual IEEE Applied Power Electronics Conference and Exposition (APEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APEC.2013.6520206","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

摘要

电力电子设备对容错运行要求的符合性通常是参照适用于组件级的故障模型来评估的。对于开关MOSFET,故障模型包括短路和开路故障,隐含地假设栅极断开故障等同于开关断开或短路故障。MOSFET栅极打开故障,也称为浮栅故障,可能会导致非零阻抗的漏极到源通道传导,并且由于热故障传播风险,故障器件中的后续功耗可能被证明是至关重要的。本文专门讨论这个问题。结果表明,在漏电流的驱动下,浮栅功率MOSFET在任何初始导通状态下,要么进入稳态耗散状态,要么由于热不稳定而进入失控状态。通过实际试验验证了分析结果。作为结论,建议在MOSFET级别和/或转换器设计级别实现减轻MOSFET栅极打开故障的规定。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
MOSFET gate open failure analysis in power electronics
The compliance to the fault tolerant operation requirement for power electronics is commonly assessed with reference to fault models applicable at component level. For switching MOSFET, the fault models include the short-circuit and open-circuit failures, implicitly assuming that the Gate open failure is equivalent to a switch open or short failure. MOSFET Gate open failure, also called floating Gate failure, may however entail a Drain to Source channel conduction with non-zero impedance and the subsequent power dissipation in the failed device may prove critical because of the thermal failure propagation risk. The present paper is dedicated to that question. It is shown that a power MOSFET with floating Gate is driven by leakage current from whatever initial conduction status either into a steady-state dissipative status or into run-away due to thermal instability. The analysis is confirmed by practical tests. As a conclusion, provisions to mitigate the MOSFET Gate open failure are proposed to be implemented at MOSFET level and/or at converter design level.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
An immune-algorithm-based dead-time elimination PWM control strategy in a single-phase inverter Performance analysis of conventional STATCOMs and STATCOMs with energy storage in electric arc furnace applications Six transformer based asymmetrical embedded Z-source inverters Contactless power transfer system for high power piezoelectric actuators in aeronautical applications The Jiles Atherton model for description of hysteresis in lithium battery
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1