{"title":"基于四进有符号数制的无符号乘法器电路的FPGA实现","authors":"Radhika Thakur, Shruti Jain, M. Sood","doi":"10.1109/ISPCC.2017.8269755","DOIUrl":null,"url":null,"abstract":"Digital systems are mainly used in data processing, control systems and computation. They are having numberof advantages over analog system: one of advantage is fast arithmetic operation. There are different techniques for performing arithmetic operations such as Binary Signed Digit(BSD), Wallace, Booth multiplication etc. Using binary number system for arithmetic operation generates carry which creates delay and reduce the speed of operation. To overcome this problem we are using higher radix number system such as Quaternary Signed Digit (QSD). QSD number system is base 4 number system. QSD is represented by decimal numbers as : 0, 1, 2 and 3. It is responsible for carry free arithmetic operations. In this paper we proposed a high speed, low power QSD multiplier which is capable of doing carry free operation. This circuit can multiply both signed and unsigned numbers without any extra delay. This circuit also increases the speed of operation and is less complex. The circuit is simulated on XilinxSPARTAN 3E-100or250 field programmable gate array (FPGA) board using Verilog HDL.","PeriodicalId":142166,"journal":{"name":"2017 4th International Conference on Signal Processing, Computing and Control (ISPCC)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"FPGA implementation of unsigned multiplier circuit based on quaternary signed digit number system\",\"authors\":\"Radhika Thakur, Shruti Jain, M. Sood\",\"doi\":\"10.1109/ISPCC.2017.8269755\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Digital systems are mainly used in data processing, control systems and computation. They are having numberof advantages over analog system: one of advantage is fast arithmetic operation. There are different techniques for performing arithmetic operations such as Binary Signed Digit(BSD), Wallace, Booth multiplication etc. Using binary number system for arithmetic operation generates carry which creates delay and reduce the speed of operation. To overcome this problem we are using higher radix number system such as Quaternary Signed Digit (QSD). QSD number system is base 4 number system. QSD is represented by decimal numbers as : 0, 1, 2 and 3. It is responsible for carry free arithmetic operations. In this paper we proposed a high speed, low power QSD multiplier which is capable of doing carry free operation. This circuit can multiply both signed and unsigned numbers without any extra delay. This circuit also increases the speed of operation and is less complex. The circuit is simulated on XilinxSPARTAN 3E-100or250 field programmable gate array (FPGA) board using Verilog HDL.\",\"PeriodicalId\":142166,\"journal\":{\"name\":\"2017 4th International Conference on Signal Processing, Computing and Control (ISPCC)\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 4th International Conference on Signal Processing, Computing and Control (ISPCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISPCC.2017.8269755\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 4th International Conference on Signal Processing, Computing and Control (ISPCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPCC.2017.8269755","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
摘要
数字系统主要用于数据处理、控制系统和计算。与模拟系统相比,它们具有许多优点:其中一个优点是快速的算术运算。执行算术运算有不同的技术,如二进制符号数(BSD)、华莱士、布斯乘法等。采用二进制进行算术运算会产生进位,造成运算延迟,降低运算速度。为了克服这个问题,我们使用了更高的基数系统,如四元有符号数(QSD)。QSD数制是4进制数制。QSD用十进制数字表示为:0、1、2和3。它负责无进位算术运算。本文提出了一种高速、低功耗、可进行免进位运算的QSD乘法器。这个电路可以将有符号数和无符号数相乘,而不会有任何额外的延迟。这种电路也提高了操作速度,而且不那么复杂。该电路在XilinxSPARTAN 3e - 100或250现场可编程门阵列(FPGA)板上使用Verilog HDL进行仿真。
FPGA implementation of unsigned multiplier circuit based on quaternary signed digit number system
Digital systems are mainly used in data processing, control systems and computation. They are having numberof advantages over analog system: one of advantage is fast arithmetic operation. There are different techniques for performing arithmetic operations such as Binary Signed Digit(BSD), Wallace, Booth multiplication etc. Using binary number system for arithmetic operation generates carry which creates delay and reduce the speed of operation. To overcome this problem we are using higher radix number system such as Quaternary Signed Digit (QSD). QSD number system is base 4 number system. QSD is represented by decimal numbers as : 0, 1, 2 and 3. It is responsible for carry free arithmetic operations. In this paper we proposed a high speed, low power QSD multiplier which is capable of doing carry free operation. This circuit can multiply both signed and unsigned numbers without any extra delay. This circuit also increases the speed of operation and is less complex. The circuit is simulated on XilinxSPARTAN 3E-100or250 field programmable gate array (FPGA) board using Verilog HDL.