在有限域上表示Reed-Muller形式的开关电路的综合程序

D. Green, M. Edkins
{"title":"在有限域上表示Reed-Muller形式的开关电路的综合程序","authors":"D. Green, M. Edkins","doi":"10.1049/IJ-CDT.1978.0008","DOIUrl":null,"url":null,"abstract":"The synthesis of economical multilevel circuits for binary and multiple-valued switching circuits is described. The mode of function description is that provided by the algebra of finite fields and this leads to a highly modular form of circuit representation. A universal-logic tree composed of GF(q) adders and multipliers is used as a template on which to construct specific multilevel circuits. The paper describes methods for assigning the input variables to the network so as to reduce the complexity of the general tree by removing the redundant circuit elements. The resulting networks are invariably less costly than those from the direct synthesis of two-level sum-of-products expressions and they use only a restricted set of circuit elements.","PeriodicalId":344610,"journal":{"name":"Iee Journal on Computers and Digital Techniques","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1978-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"Synthesis procedures for switching circuits represented Reed-Muller form over a finite field\",\"authors\":\"D. Green, M. Edkins\",\"doi\":\"10.1049/IJ-CDT.1978.0008\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The synthesis of economical multilevel circuits for binary and multiple-valued switching circuits is described. The mode of function description is that provided by the algebra of finite fields and this leads to a highly modular form of circuit representation. A universal-logic tree composed of GF(q) adders and multipliers is used as a template on which to construct specific multilevel circuits. The paper describes methods for assigning the input variables to the network so as to reduce the complexity of the general tree by removing the redundant circuit elements. The resulting networks are invariably less costly than those from the direct synthesis of two-level sum-of-products expressions and they use only a restricted set of circuit elements.\",\"PeriodicalId\":344610,\"journal\":{\"name\":\"Iee Journal on Computers and Digital Techniques\",\"volume\":\"20 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1978-02-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Iee Journal on Computers and Digital Techniques\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1049/IJ-CDT.1978.0008\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Iee Journal on Computers and Digital Techniques","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1049/IJ-CDT.1978.0008","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

摘要

介绍了用于二进制和多值开关电路的经济型多电平电路的综合。函数描述的模式是由有限域的代数提供的,这导致了电路表示的高度模块化形式。采用由GF(q)加法器和乘法器组成的通用逻辑树作为模板,在其上构建特定的多电平电路。本文描述了为网络分配输入变量的方法,通过去除冗余电路元件来降低一般树的复杂性。由此产生的网络总是比直接合成两级积和表达式的网络成本更低,而且它们只使用一组有限的电路元件。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Synthesis procedures for switching circuits represented Reed-Muller form over a finite field
The synthesis of economical multilevel circuits for binary and multiple-valued switching circuits is described. The mode of function description is that provided by the algebra of finite fields and this leads to a highly modular form of circuit representation. A universal-logic tree composed of GF(q) adders and multipliers is used as a template on which to construct specific multilevel circuits. The paper describes methods for assigning the input variables to the network so as to reduce the complexity of the general tree by removing the redundant circuit elements. The resulting networks are invariably less costly than those from the direct synthesis of two-level sum-of-products expressions and they use only a restricted set of circuit elements.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Identification of multidimensional time series and its application in computer graphics 6th annual symposium on computer architecture Tabular method for evaluation of incomplete address decoding in microprocessor systems Segmentation of terrain images using textural and spectral characteristics 4th international conference on software engineering
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1