{"title":"HDLs仿真与Matlab图像处理的比较研究","authors":"Hasnae El Khoukhi, M. A. Sabri","doi":"10.1109/ISACV.2018.8354046","DOIUrl":null,"url":null,"abstract":"Digital Image Processing (DIP) plays a vital role in the analysis and interpretation of remotely sensed data. It forms core research area within engineering and computer science disciplines too. This paper describes a proposal design for image processing in Verilog and that can be applied for any format of images like jpg, gif, bmp etc. The main advantage of using Verilog to simulate DIP of any logical inputs is related with the possibility of an immediate FPGA based hardware implementation. Our algorithm is designed in Verilog and simulated using the Matlab and Modelsim. In fact, the input image is converted to text/pixel using Matlab and results are stored in a new text file. Using Verilog with test bench program, the inputs, outputs and memory locations are assigned in the form of text file. Then, the output texts file back to image after a conversion step using Matlab. A comparative study between HDLs Simulation and Matlab are conducted. Obtained results show well the efficiency of the proposed design. As an extension of this work, we aim to implement an efficient FPGA based hardware design for a set of image processing, enhancement, and filtering algorithms.","PeriodicalId":184662,"journal":{"name":"2018 International Conference on Intelligent Systems and Computer Vision (ISCV)","volume":"50 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Comparative study between HDLs simulation and Matlab for image processing\",\"authors\":\"Hasnae El Khoukhi, M. A. Sabri\",\"doi\":\"10.1109/ISACV.2018.8354046\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Digital Image Processing (DIP) plays a vital role in the analysis and interpretation of remotely sensed data. It forms core research area within engineering and computer science disciplines too. This paper describes a proposal design for image processing in Verilog and that can be applied for any format of images like jpg, gif, bmp etc. The main advantage of using Verilog to simulate DIP of any logical inputs is related with the possibility of an immediate FPGA based hardware implementation. Our algorithm is designed in Verilog and simulated using the Matlab and Modelsim. In fact, the input image is converted to text/pixel using Matlab and results are stored in a new text file. Using Verilog with test bench program, the inputs, outputs and memory locations are assigned in the form of text file. Then, the output texts file back to image after a conversion step using Matlab. A comparative study between HDLs Simulation and Matlab are conducted. Obtained results show well the efficiency of the proposed design. As an extension of this work, we aim to implement an efficient FPGA based hardware design for a set of image processing, enhancement, and filtering algorithms.\",\"PeriodicalId\":184662,\"journal\":{\"name\":\"2018 International Conference on Intelligent Systems and Computer Vision (ISCV)\",\"volume\":\"50 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 International Conference on Intelligent Systems and Computer Vision (ISCV)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISACV.2018.8354046\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Conference on Intelligent Systems and Computer Vision (ISCV)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISACV.2018.8354046","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Comparative study between HDLs simulation and Matlab for image processing
Digital Image Processing (DIP) plays a vital role in the analysis and interpretation of remotely sensed data. It forms core research area within engineering and computer science disciplines too. This paper describes a proposal design for image processing in Verilog and that can be applied for any format of images like jpg, gif, bmp etc. The main advantage of using Verilog to simulate DIP of any logical inputs is related with the possibility of an immediate FPGA based hardware implementation. Our algorithm is designed in Verilog and simulated using the Matlab and Modelsim. In fact, the input image is converted to text/pixel using Matlab and results are stored in a new text file. Using Verilog with test bench program, the inputs, outputs and memory locations are assigned in the form of text file. Then, the output texts file back to image after a conversion step using Matlab. A comparative study between HDLs Simulation and Matlab are conducted. Obtained results show well the efficiency of the proposed design. As an extension of this work, we aim to implement an efficient FPGA based hardware design for a set of image processing, enhancement, and filtering algorithms.