{"title":"基于fpga的软件无线电中高灵活性的早-晚门位同步器","authors":"P. Zicari, P. Corsonello, S. Perri","doi":"10.1109/ECCSC.2008.4611687","DOIUrl":null,"url":null,"abstract":"The more increasing necessity of integration inside digital systems together with the advantages in terms of portability, reduced time-to-market, better flexibility and versatility, lead towards integrated all-digital FPGA based communication systems. Bit synchronization is a fundamental operation required for the best symbol detection. A high flexible Early-Late Gate implementation is proposed, it is optimized for low resource consumption in FPGA implementations.","PeriodicalId":249205,"journal":{"name":"2008 4th European Conference on Circuits and Systems for Communications","volume":"86 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-07-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":"{\"title\":\"A high flexible Early-Late Gate bit synchronizer in FPGA-based software defined radios\",\"authors\":\"P. Zicari, P. Corsonello, S. Perri\",\"doi\":\"10.1109/ECCSC.2008.4611687\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The more increasing necessity of integration inside digital systems together with the advantages in terms of portability, reduced time-to-market, better flexibility and versatility, lead towards integrated all-digital FPGA based communication systems. Bit synchronization is a fundamental operation required for the best symbol detection. A high flexible Early-Late Gate implementation is proposed, it is optimized for low resource consumption in FPGA implementations.\",\"PeriodicalId\":249205,\"journal\":{\"name\":\"2008 4th European Conference on Circuits and Systems for Communications\",\"volume\":\"86 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-07-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"14\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 4th European Conference on Circuits and Systems for Communications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECCSC.2008.4611687\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 4th European Conference on Circuits and Systems for Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECCSC.2008.4611687","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A high flexible Early-Late Gate bit synchronizer in FPGA-based software defined radios
The more increasing necessity of integration inside digital systems together with the advantages in terms of portability, reduced time-to-market, better flexibility and versatility, lead towards integrated all-digital FPGA based communication systems. Bit synchronization is a fundamental operation required for the best symbol detection. A high flexible Early-Late Gate implementation is proposed, it is optimized for low resource consumption in FPGA implementations.