Zhen Chen, Youming Zhang, Xusheng Tang, Junjie Li, F. Huang, N. Jiang
{"title":"低功耗、高速、宽分频比范围可编程分频器的设计","authors":"Zhen Chen, Youming Zhang, Xusheng Tang, Junjie Li, F. Huang, N. Jiang","doi":"10.1109/ICICM50929.2020.9292273","DOIUrl":null,"url":null,"abstract":"A low power consumption, high-speed and wide division ratio range programmable frequency divider designed in 0.18\\ \\mu\\mathrm{m}$ SiGe process is presented. The circuit consists of 4/5 dual-modulus prescaler, 5-bit subtraction counter and control logic. The combination of D flip-flops and logic gates effectively reduces the transmission delay and improves the operating frequency of the dual-modulus prescaler. The pulse counter and the swallow counter are merged into one, which reduces the chip area. A novel control logic is adopted to reduce the minimum frequency division ratio by allowing the S value equal to 0. The whole frequency divider is composed of TSPC (true-single-phase-clocked) D flip-flops and complementary CMOS logic gates without static power consumption. The simulation results indicate that the programmable frequency divider has a 4.7 GHz maximum operating frequency, and achieves a continuous division ratio range from 16 to 159, with a power consumption of 5.9 mA at 1.8 V supply voltage at the maximum operating frequency.","PeriodicalId":364285,"journal":{"name":"2020 IEEE 5th International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"78 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-10-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Design of Low Power Consumption, High-Speed and Wide Division Ratio Range Programmable Frequency Divider\",\"authors\":\"Zhen Chen, Youming Zhang, Xusheng Tang, Junjie Li, F. Huang, N. Jiang\",\"doi\":\"10.1109/ICICM50929.2020.9292273\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A low power consumption, high-speed and wide division ratio range programmable frequency divider designed in 0.18\\\\ \\\\mu\\\\mathrm{m}$ SiGe process is presented. The circuit consists of 4/5 dual-modulus prescaler, 5-bit subtraction counter and control logic. The combination of D flip-flops and logic gates effectively reduces the transmission delay and improves the operating frequency of the dual-modulus prescaler. The pulse counter and the swallow counter are merged into one, which reduces the chip area. A novel control logic is adopted to reduce the minimum frequency division ratio by allowing the S value equal to 0. The whole frequency divider is composed of TSPC (true-single-phase-clocked) D flip-flops and complementary CMOS logic gates without static power consumption. The simulation results indicate that the programmable frequency divider has a 4.7 GHz maximum operating frequency, and achieves a continuous division ratio range from 16 to 159, with a power consumption of 5.9 mA at 1.8 V supply voltage at the maximum operating frequency.\",\"PeriodicalId\":364285,\"journal\":{\"name\":\"2020 IEEE 5th International Conference on Integrated Circuits and Microsystems (ICICM)\",\"volume\":\"78 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-10-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE 5th International Conference on Integrated Circuits and Microsystems (ICICM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICICM50929.2020.9292273\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE 5th International Conference on Integrated Circuits and Microsystems (ICICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICM50929.2020.9292273","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of Low Power Consumption, High-Speed and Wide Division Ratio Range Programmable Frequency Divider
A low power consumption, high-speed and wide division ratio range programmable frequency divider designed in 0.18\ \mu\mathrm{m}$ SiGe process is presented. The circuit consists of 4/5 dual-modulus prescaler, 5-bit subtraction counter and control logic. The combination of D flip-flops and logic gates effectively reduces the transmission delay and improves the operating frequency of the dual-modulus prescaler. The pulse counter and the swallow counter are merged into one, which reduces the chip area. A novel control logic is adopted to reduce the minimum frequency division ratio by allowing the S value equal to 0. The whole frequency divider is composed of TSPC (true-single-phase-clocked) D flip-flops and complementary CMOS logic gates without static power consumption. The simulation results indicate that the programmable frequency divider has a 4.7 GHz maximum operating frequency, and achieves a continuous division ratio range from 16 to 159, with a power consumption of 5.9 mA at 1.8 V supply voltage at the maximum operating frequency.