Jianmin Wang, Yanqin Zhang, Jinhu Zhou, Peng Jia, Xunjun He
{"title":"LXI数据采集系统中多端口SDRAM控制器的实现","authors":"Jianmin Wang, Yanqin Zhang, Jinhu Zhou, Peng Jia, Xunjun He","doi":"10.1109/ISCC-C.2013.105","DOIUrl":null,"url":null,"abstract":"Currently, the LXI data acquisition system often requires high speed, large capacity memory, but the internal storage resource of FPGA is not sufficient to meet the requirements. In order to solve above problems, a SDRAM controller is proposed in this paper, where the Multiple FIFO based on the on-chip resources of FPGA serves as the read and write cache to realize the multiple functional modules performing the read/write operation in LXI acquisition system by the design of priority algorithm and reasonable controlling the access of SDRAM from external device. At the same time, the SDRAM can still communicate at high frequency by the suitable time limitation. The simulation results show that the proposed SDRAM controller can not only realize reading and writing data, but also its operating frequency is able to meet the requirements of functional modules.","PeriodicalId":313511,"journal":{"name":"2013 International Conference on Information Science and Cloud Computing Companion","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2013-12-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Realization of Multi-port SDRAM Controller in LXI Data Acquisition System\",\"authors\":\"Jianmin Wang, Yanqin Zhang, Jinhu Zhou, Peng Jia, Xunjun He\",\"doi\":\"10.1109/ISCC-C.2013.105\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Currently, the LXI data acquisition system often requires high speed, large capacity memory, but the internal storage resource of FPGA is not sufficient to meet the requirements. In order to solve above problems, a SDRAM controller is proposed in this paper, where the Multiple FIFO based on the on-chip resources of FPGA serves as the read and write cache to realize the multiple functional modules performing the read/write operation in LXI acquisition system by the design of priority algorithm and reasonable controlling the access of SDRAM from external device. At the same time, the SDRAM can still communicate at high frequency by the suitable time limitation. The simulation results show that the proposed SDRAM controller can not only realize reading and writing data, but also its operating frequency is able to meet the requirements of functional modules.\",\"PeriodicalId\":313511,\"journal\":{\"name\":\"2013 International Conference on Information Science and Cloud Computing Companion\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 International Conference on Information Science and Cloud Computing Companion\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCC-C.2013.105\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 International Conference on Information Science and Cloud Computing Companion","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCC-C.2013.105","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Realization of Multi-port SDRAM Controller in LXI Data Acquisition System
Currently, the LXI data acquisition system often requires high speed, large capacity memory, but the internal storage resource of FPGA is not sufficient to meet the requirements. In order to solve above problems, a SDRAM controller is proposed in this paper, where the Multiple FIFO based on the on-chip resources of FPGA serves as the read and write cache to realize the multiple functional modules performing the read/write operation in LXI acquisition system by the design of priority algorithm and reasonable controlling the access of SDRAM from external device. At the same time, the SDRAM can still communicate at high frequency by the suitable time limitation. The simulation results show that the proposed SDRAM controller can not only realize reading and writing data, but also its operating frequency is able to meet the requirements of functional modules.