采用低偏置电压的90纳米CMOS技术设计高速低面积锁存比较器

S. Nanda, Avipsa S. Panda, G. L. K. Moganti
{"title":"采用低偏置电压的90纳米CMOS技术设计高速低面积锁存比较器","authors":"S. Nanda, Avipsa S. Panda, G. L. K. Moganti","doi":"10.1109/ICESA.2015.7503425","DOIUrl":null,"url":null,"abstract":"A comparator is the essential building block of any analog-to-digital circuit. They generally are the decision-making circuits that play a key role in the analog to digital conversion; hence the accuracy and speed are the characteristics that are considered. Dynamic comparators are thus most widely used. This paper puts forth the design of a latch-based comparator which has very less delay, high speed, low area and less offset voltage, in comparison to the conventional comparators. The power dissipation is also less of the proposed circuit. The design and analysis (simulation) has been done using Cadence tool in 90-nm CMOS technology.","PeriodicalId":259816,"journal":{"name":"2015 International Conference on Energy Systems and Applications","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Design of a high speed and low area latch-based comparator in 90-nm CMOS technology having low offset voltage\",\"authors\":\"S. Nanda, Avipsa S. Panda, G. L. K. Moganti\",\"doi\":\"10.1109/ICESA.2015.7503425\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A comparator is the essential building block of any analog-to-digital circuit. They generally are the decision-making circuits that play a key role in the analog to digital conversion; hence the accuracy and speed are the characteristics that are considered. Dynamic comparators are thus most widely used. This paper puts forth the design of a latch-based comparator which has very less delay, high speed, low area and less offset voltage, in comparison to the conventional comparators. The power dissipation is also less of the proposed circuit. The design and analysis (simulation) has been done using Cadence tool in 90-nm CMOS technology.\",\"PeriodicalId\":259816,\"journal\":{\"name\":\"2015 International Conference on Energy Systems and Applications\",\"volume\":\"23 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Energy Systems and Applications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICESA.2015.7503425\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Energy Systems and Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICESA.2015.7503425","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

比较器是任何模数电路的基本组成部分。它们通常是在模数转换中起关键作用的决策电路;因此,准确性和速度是考虑的特点。因此,动态比较器的应用最为广泛。本文提出了一种基于锁存器的比较器,与传统的比较器相比,该比较器具有延迟小、速度快、面积小、偏置电压小的特点。该电路的功耗也较小。利用Cadence工具在90纳米CMOS工艺下进行了设计和仿真。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Design of a high speed and low area latch-based comparator in 90-nm CMOS technology having low offset voltage
A comparator is the essential building block of any analog-to-digital circuit. They generally are the decision-making circuits that play a key role in the analog to digital conversion; hence the accuracy and speed are the characteristics that are considered. Dynamic comparators are thus most widely used. This paper puts forth the design of a latch-based comparator which has very less delay, high speed, low area and less offset voltage, in comparison to the conventional comparators. The power dissipation is also less of the proposed circuit. The design and analysis (simulation) has been done using Cadence tool in 90-nm CMOS technology.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Performance assessment of steel reheating furnace GREEN SOLUTION (GS): A new initiative for Energy Efficient Computing where Humans and Machines work together Ingenious energy monitoring, control and management of electrical supply Smart parking management system using RFID and OCR MLP-neural network based detection and classification of Power Quality Disturbances
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1