{"title":"采用130nm工艺的CMOS LNA,采用谐波抑制技术改善了噪声系数和线性度","authors":"Madhura Khisti, S. Turkane","doi":"10.1109/ICESA.2015.7503381","DOIUrl":null,"url":null,"abstract":"A Cascode differential LNA using 130nm CMOS process is proposed. The linearity enhancement is achieved by, restrained generation of 3rd order Harmonic component. To cancel the 3rd Harmonic component, a RC feedback from Drain node of common-gate to the Source node of common-gate transistor is used. To achieve low Noise Figure, Cascode stage transistors are used. This technique is verified by comparing the design of Classical LNA and the Proposed LNA. The LNA achieves Noise Figure 2.435dB, Input-referred P1dB -4.18dBm and Gain 19dB. From these measured result the Proposed LNA successfully proves that it has minimum Noise Figure and is linear.","PeriodicalId":259816,"journal":{"name":"2015 International Conference on Energy Systems and Applications","volume":"67 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"CMOS LNA using 130nm process with improved Noise Figure and linearity using Harmonic rejection technique\",\"authors\":\"Madhura Khisti, S. Turkane\",\"doi\":\"10.1109/ICESA.2015.7503381\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A Cascode differential LNA using 130nm CMOS process is proposed. The linearity enhancement is achieved by, restrained generation of 3rd order Harmonic component. To cancel the 3rd Harmonic component, a RC feedback from Drain node of common-gate to the Source node of common-gate transistor is used. To achieve low Noise Figure, Cascode stage transistors are used. This technique is verified by comparing the design of Classical LNA and the Proposed LNA. The LNA achieves Noise Figure 2.435dB, Input-referred P1dB -4.18dBm and Gain 19dB. From these measured result the Proposed LNA successfully proves that it has minimum Noise Figure and is linear.\",\"PeriodicalId\":259816,\"journal\":{\"name\":\"2015 International Conference on Energy Systems and Applications\",\"volume\":\"67 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Energy Systems and Applications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICESA.2015.7503381\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Energy Systems and Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICESA.2015.7503381","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
CMOS LNA using 130nm process with improved Noise Figure and linearity using Harmonic rejection technique
A Cascode differential LNA using 130nm CMOS process is proposed. The linearity enhancement is achieved by, restrained generation of 3rd order Harmonic component. To cancel the 3rd Harmonic component, a RC feedback from Drain node of common-gate to the Source node of common-gate transistor is used. To achieve low Noise Figure, Cascode stage transistors are used. This technique is verified by comparing the design of Classical LNA and the Proposed LNA. The LNA achieves Noise Figure 2.435dB, Input-referred P1dB -4.18dBm and Gain 19dB. From these measured result the Proposed LNA successfully proves that it has minimum Noise Figure and is linear.