{"title":"基于互连BIST的3d集成电路TSV缺陷自修复新方法","authors":"M. Benabdeladhim, A. Fradi, B. Hamdi","doi":"10.1109/ICEMIS.2017.8273102","DOIUrl":null,"url":null,"abstract":"This paper presents an Interconnect Built-In Self-Repair (IBISR) strategies for Through Silicon Via (TSV) in three dimension integrated circuits (3D-IC). The proposed IBISR structure focuses on testing of specific defective TSV by using Interconnect BIST methodology. After interconnect test, the result giving will be delivered to the BISR structure for repairing TSV defects. Additionally, a parallel processing approach is presented of the proposed IBISR structure to up grit speed of operations of test and repair. Experimental results demonstrate that the proposed IBISR scheme can achieve the good performance in repair rate and yield with little area overhead penalty.","PeriodicalId":117908,"journal":{"name":"2017 International Conference on Engineering & MIS (ICEMIS)","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Interconnect BIST based new self-repairing of TSV defect in 3D-IC\",\"authors\":\"M. Benabdeladhim, A. Fradi, B. Hamdi\",\"doi\":\"10.1109/ICEMIS.2017.8273102\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents an Interconnect Built-In Self-Repair (IBISR) strategies for Through Silicon Via (TSV) in three dimension integrated circuits (3D-IC). The proposed IBISR structure focuses on testing of specific defective TSV by using Interconnect BIST methodology. After interconnect test, the result giving will be delivered to the BISR structure for repairing TSV defects. Additionally, a parallel processing approach is presented of the proposed IBISR structure to up grit speed of operations of test and repair. Experimental results demonstrate that the proposed IBISR scheme can achieve the good performance in repair rate and yield with little area overhead penalty.\",\"PeriodicalId\":117908,\"journal\":{\"name\":\"2017 International Conference on Engineering & MIS (ICEMIS)\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 International Conference on Engineering & MIS (ICEMIS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEMIS.2017.8273102\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Engineering & MIS (ICEMIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEMIS.2017.8273102","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Interconnect BIST based new self-repairing of TSV defect in 3D-IC
This paper presents an Interconnect Built-In Self-Repair (IBISR) strategies for Through Silicon Via (TSV) in three dimension integrated circuits (3D-IC). The proposed IBISR structure focuses on testing of specific defective TSV by using Interconnect BIST methodology. After interconnect test, the result giving will be delivered to the BISR structure for repairing TSV defects. Additionally, a parallel processing approach is presented of the proposed IBISR structure to up grit speed of operations of test and repair. Experimental results demonstrate that the proposed IBISR scheme can achieve the good performance in repair rate and yield with little area overhead penalty.