{"title":"隐写上下文技术的FPGA硬件结构","authors":"E. Gomez-Hernández, C. F. Uribe, R. Cumplido","doi":"10.1109/CONIELECOMP.2008.24","DOIUrl":null,"url":null,"abstract":"This work presents a hardware architecture of the ConText steganographic technique in a Cyclone II FPGA of the Altera family. The ConText technique takes advantage of noisy regions and those with abrupt gray levels changes in an image where the hidden information is very difficult to detect; the process to locate this region is highly repetitive and computationally expensive. The technique is implemented in an FPGA to increase the processing speed. The implementation results show a throughput of 61.5 Mbps.","PeriodicalId":202730,"journal":{"name":"18th International Conference on Electronics, Communications and Computers (conielecomp 2008)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-03-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"29","resultStr":"{\"title\":\"FPGA Hardware Architecture of the Steganographic ConText Technique\",\"authors\":\"E. Gomez-Hernández, C. F. Uribe, R. Cumplido\",\"doi\":\"10.1109/CONIELECOMP.2008.24\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work presents a hardware architecture of the ConText steganographic technique in a Cyclone II FPGA of the Altera family. The ConText technique takes advantage of noisy regions and those with abrupt gray levels changes in an image where the hidden information is very difficult to detect; the process to locate this region is highly repetitive and computationally expensive. The technique is implemented in an FPGA to increase the processing speed. The implementation results show a throughput of 61.5 Mbps.\",\"PeriodicalId\":202730,\"journal\":{\"name\":\"18th International Conference on Electronics, Communications and Computers (conielecomp 2008)\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-03-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"29\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"18th International Conference on Electronics, Communications and Computers (conielecomp 2008)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CONIELECOMP.2008.24\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"18th International Conference on Electronics, Communications and Computers (conielecomp 2008)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CONIELECOMP.2008.24","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 29
摘要
这项工作提出了Altera家族的Cyclone II FPGA中的上下文隐写技术的硬件架构。上下文技术利用了图像中的噪声区域和灰度突变区域,这些区域的隐藏信息很难被检测到;定位该区域的过程是高度重复的,并且计算成本很高。该技术在FPGA中实现,以提高处理速度。实现结果显示吞吐量为61.5 Mbps。
FPGA Hardware Architecture of the Steganographic ConText Technique
This work presents a hardware architecture of the ConText steganographic technique in a Cyclone II FPGA of the Altera family. The ConText technique takes advantage of noisy regions and those with abrupt gray levels changes in an image where the hidden information is very difficult to detect; the process to locate this region is highly repetitive and computationally expensive. The technique is implemented in an FPGA to increase the processing speed. The implementation results show a throughput of 61.5 Mbps.