{"title":"栅极寄生电感对SiC MOSFET开关性能影响的研究","authors":"Shuai Liang, Zhibin Zhao, Peng Sun, Yumeng Cai","doi":"10.1109/peas53589.2021.9628869","DOIUrl":null,"url":null,"abstract":"This paper presents a study on the influence of gate parasitic inductance on the SiC MOSFET switching performance. A switching transient equivalent circuit model that takes gate parasitic inductance into consideration is given to assess the SiC MOSFET switching characteristics. Then, the relationship between the voltage overshoot and the gate parasitic inductance is discussed, which can offer better insight into the switching performance when the gate parasitic inductance is varied. It is concluded that the local minimum of the voltage overshoot exists at a relatively large gate parasitic inductance. Furthermore, the analysis is substantiated by experimental results of the double pulse dynamic test platform. Based on this, the method for the gate drive to improve the switching performance of the SiC MOSFET is recommended.","PeriodicalId":268264,"journal":{"name":"2021 IEEE 1st International Power Electronics and Application Symposium (PEAS)","volume":"53 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Study on the Influence of Gate Parasitic Inductance on the SiC MOSFET Switching Performance\",\"authors\":\"Shuai Liang, Zhibin Zhao, Peng Sun, Yumeng Cai\",\"doi\":\"10.1109/peas53589.2021.9628869\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a study on the influence of gate parasitic inductance on the SiC MOSFET switching performance. A switching transient equivalent circuit model that takes gate parasitic inductance into consideration is given to assess the SiC MOSFET switching characteristics. Then, the relationship between the voltage overshoot and the gate parasitic inductance is discussed, which can offer better insight into the switching performance when the gate parasitic inductance is varied. It is concluded that the local minimum of the voltage overshoot exists at a relatively large gate parasitic inductance. Furthermore, the analysis is substantiated by experimental results of the double pulse dynamic test platform. Based on this, the method for the gate drive to improve the switching performance of the SiC MOSFET is recommended.\",\"PeriodicalId\":268264,\"journal\":{\"name\":\"2021 IEEE 1st International Power Electronics and Application Symposium (PEAS)\",\"volume\":\"53 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-11-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE 1st International Power Electronics and Application Symposium (PEAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/peas53589.2021.9628869\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 1st International Power Electronics and Application Symposium (PEAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/peas53589.2021.9628869","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Study on the Influence of Gate Parasitic Inductance on the SiC MOSFET Switching Performance
This paper presents a study on the influence of gate parasitic inductance on the SiC MOSFET switching performance. A switching transient equivalent circuit model that takes gate parasitic inductance into consideration is given to assess the SiC MOSFET switching characteristics. Then, the relationship between the voltage overshoot and the gate parasitic inductance is discussed, which can offer better insight into the switching performance when the gate parasitic inductance is varied. It is concluded that the local minimum of the voltage overshoot exists at a relatively large gate parasitic inductance. Furthermore, the analysis is substantiated by experimental results of the double pulse dynamic test platform. Based on this, the method for the gate drive to improve the switching performance of the SiC MOSFET is recommended.