基于verilog的AMBA-APB协议设计及验证

M. Kamaraju, S. Jogesh, V. S. Teja, P. V. N. Devi, R. Dinesh
{"title":"基于verilog的AMBA-APB协议设计及验证","authors":"M. Kamaraju, S. Jogesh, V. S. Teja, P. V. N. Devi, R. Dinesh","doi":"10.46610/jcc.2023.v08i01.002","DOIUrl":null,"url":null,"abstract":"The Advanced Peripheral Bus (APB) is a crucial component of the Advanced Microcontroller Bus Architecture (AMBA), a widely-used standard for designing complex microcontrollers with multiple peripherals. The APB's non-pipelined architecture allows it to connect low-transmission capacity peripherals to the SoC, while minimizing power utilization and interface complexity. The APB is designed to facilitate communication between master and slave devices, supporting multiple slaves in a system. The APB supports three types of transfers: Write, Read, and Idle. The objective of this work is to enable data transfers for Write and Read operations with both No-Wait and Wait states. No-Wait transfers are those that do not require the master to wait for a response from the slave before continuing, while Wait transfers require the master to wait until the slave responds. This allows for efficient and reliable communication between the master and slave devices in the system. To implement this functionality, the Verilog hardware description language (HDL) has been used for design. Verilog offers reusability of Test bench components, allowing for efficient verification of numerous test cases and ensuring the robustness and accuracy of the proposed system. The proposed design and verification methodology with Verilog HDL and a Test bench can thoroughly validate the APB protocol's functionality and performance. This approach enables comprehensive testing of Write and Read operations with No-Wait and Wait states, ensuring that the data transfers occur accurately and efficiently. By utilizing proper simulation and verification using Verilog and a Test bench, the proposed system can be confidently implemented in real-world applications. It provides reliable communication between master and slave devices in a system while minimizing power utilization and interface complexity. The design's reusability enhances the flexibility and adaptability of the system, ensuring that it can be adapted to different applications and scenarios. Overall, the proposed system provides a robust and efficient solution for communication between master and slave devices in an AMBA-based device.","PeriodicalId":442794,"journal":{"name":"Journal of Controller and Converters","volume":"60 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-04-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Verilog-Based Design of AMBA-APB Protocol and Their Verification\",\"authors\":\"M. Kamaraju, S. Jogesh, V. S. Teja, P. V. N. Devi, R. Dinesh\",\"doi\":\"10.46610/jcc.2023.v08i01.002\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The Advanced Peripheral Bus (APB) is a crucial component of the Advanced Microcontroller Bus Architecture (AMBA), a widely-used standard for designing complex microcontrollers with multiple peripherals. The APB's non-pipelined architecture allows it to connect low-transmission capacity peripherals to the SoC, while minimizing power utilization and interface complexity. The APB is designed to facilitate communication between master and slave devices, supporting multiple slaves in a system. The APB supports three types of transfers: Write, Read, and Idle. The objective of this work is to enable data transfers for Write and Read operations with both No-Wait and Wait states. No-Wait transfers are those that do not require the master to wait for a response from the slave before continuing, while Wait transfers require the master to wait until the slave responds. This allows for efficient and reliable communication between the master and slave devices in the system. To implement this functionality, the Verilog hardware description language (HDL) has been used for design. Verilog offers reusability of Test bench components, allowing for efficient verification of numerous test cases and ensuring the robustness and accuracy of the proposed system. The proposed design and verification methodology with Verilog HDL and a Test bench can thoroughly validate the APB protocol's functionality and performance. This approach enables comprehensive testing of Write and Read operations with No-Wait and Wait states, ensuring that the data transfers occur accurately and efficiently. By utilizing proper simulation and verification using Verilog and a Test bench, the proposed system can be confidently implemented in real-world applications. It provides reliable communication between master and slave devices in a system while minimizing power utilization and interface complexity. The design's reusability enhances the flexibility and adaptability of the system, ensuring that it can be adapted to different applications and scenarios. Overall, the proposed system provides a robust and efficient solution for communication between master and slave devices in an AMBA-based device.\",\"PeriodicalId\":442794,\"journal\":{\"name\":\"Journal of Controller and Converters\",\"volume\":\"60 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-04-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Journal of Controller and Converters\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.46610/jcc.2023.v08i01.002\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Journal of Controller and Converters","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.46610/jcc.2023.v08i01.002","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

高级外设总线(APB)是高级微控制器总线体系结构(AMBA)的重要组成部分,AMBA是一种广泛使用的设计具有多个外设的复杂微控制器的标准。APB的非流水线架构允许它将低传输容量的外设连接到SoC,同时最大限度地降低功耗和接口复杂性。APB旨在促进主设备和从设备之间的通信,支持系统中的多个从设备。APB支持三种传输类型:Write、Read和Idle。这项工作的目标是在No-Wait和Wait状态下实现Write和Read操作的数据传输。无等待传输是指不需要主服务器等待从服务器的响应就可以继续的传输,而等待传输则需要主服务器等待从服务器的响应。这允许在系统中的主设备和从设备之间进行有效和可靠的通信。为了实现这个功能,Verilog硬件描述语言(HDL)被用于设计。Verilog提供测试台架组件的可重用性,允许对众多测试用例进行有效验证,并确保所提议系统的健壮性和准确性。提出的设计和验证方法与Verilog HDL和测试台可以彻底验证APB协议的功能和性能。这种方法可以在No-Wait和Wait状态下对Write和Read操作进行全面测试,确保数据传输准确有效地进行。通过使用Verilog和测试台进行适当的仿真和验证,所提出的系统可以自信地在实际应用中实现。它在系统中的主设备和从设备之间提供可靠的通信,同时最大限度地减少功率利用率和接口复杂性。该设计的可重用性增强了系统的灵活性和适应性,确保系统能够适应不同的应用和场景。总体而言,所提出的系统为基于amba的设备中主从设备之间的通信提供了一个鲁棒和高效的解决方案。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Verilog-Based Design of AMBA-APB Protocol and Their Verification
The Advanced Peripheral Bus (APB) is a crucial component of the Advanced Microcontroller Bus Architecture (AMBA), a widely-used standard for designing complex microcontrollers with multiple peripherals. The APB's non-pipelined architecture allows it to connect low-transmission capacity peripherals to the SoC, while minimizing power utilization and interface complexity. The APB is designed to facilitate communication between master and slave devices, supporting multiple slaves in a system. The APB supports three types of transfers: Write, Read, and Idle. The objective of this work is to enable data transfers for Write and Read operations with both No-Wait and Wait states. No-Wait transfers are those that do not require the master to wait for a response from the slave before continuing, while Wait transfers require the master to wait until the slave responds. This allows for efficient and reliable communication between the master and slave devices in the system. To implement this functionality, the Verilog hardware description language (HDL) has been used for design. Verilog offers reusability of Test bench components, allowing for efficient verification of numerous test cases and ensuring the robustness and accuracy of the proposed system. The proposed design and verification methodology with Verilog HDL and a Test bench can thoroughly validate the APB protocol's functionality and performance. This approach enables comprehensive testing of Write and Read operations with No-Wait and Wait states, ensuring that the data transfers occur accurately and efficiently. By utilizing proper simulation and verification using Verilog and a Test bench, the proposed system can be confidently implemented in real-world applications. It provides reliable communication between master and slave devices in a system while minimizing power utilization and interface complexity. The design's reusability enhances the flexibility and adaptability of the system, ensuring that it can be adapted to different applications and scenarios. Overall, the proposed system provides a robust and efficient solution for communication between master and slave devices in an AMBA-based device.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Automatic Controlled Pressure Sensor to Prevent Pressure Ulcer Obtained For Prolonged Hospitalization Verilog-Based Design of AMBA-APB Protocol and Their Verification Electricity Generation by Wind Using Resonance and Piezoelectric Effect Analysis of Boost Converters Fed Grid-Tied PV System Intelligent Controller for Grid Connected by Charging Station towards Achieving Sustainable Development
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1