LMS自适应FIR滤波器的面积与节能近似分布算法结构

C. Vinitha, R.K. Sharma
{"title":"LMS自适应FIR滤波器的面积与节能近似分布算法结构","authors":"C. Vinitha, R.K. Sharma","doi":"10.1109/incet49848.2020.9154125","DOIUrl":null,"url":null,"abstract":"A novel approximate DA architecture is proposed for adaptive FIR filter. LMS algorithm is used to update the weights of the filter. In this architecture we combined the CSD number and DA technique to improve the area and power efficiency of the filter. LUT-less DA computation is done. Instead register-based DA computation is used. Wallace tree adder is used to add the partial products which increase the speed and decrease the complexity of the filter. The proposed structure is coded in VHDL and simulated, synthesized and implemented in Virtex FPGA device. The device utilization report of the structure proves that the area and power efficiency is improved than the previous designs.","PeriodicalId":174411,"journal":{"name":"2020 International Conference for Emerging Technology (INCET)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Area and Energy-efficient Approximate Distributive Arithmetic architecture for LMS Adaptive FIR Filter\",\"authors\":\"C. Vinitha, R.K. Sharma\",\"doi\":\"10.1109/incet49848.2020.9154125\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel approximate DA architecture is proposed for adaptive FIR filter. LMS algorithm is used to update the weights of the filter. In this architecture we combined the CSD number and DA technique to improve the area and power efficiency of the filter. LUT-less DA computation is done. Instead register-based DA computation is used. Wallace tree adder is used to add the partial products which increase the speed and decrease the complexity of the filter. The proposed structure is coded in VHDL and simulated, synthesized and implemented in Virtex FPGA device. The device utilization report of the structure proves that the area and power efficiency is improved than the previous designs.\",\"PeriodicalId\":174411,\"journal\":{\"name\":\"2020 International Conference for Emerging Technology (INCET)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 International Conference for Emerging Technology (INCET)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/incet49848.2020.9154125\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International Conference for Emerging Technology (INCET)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/incet49848.2020.9154125","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

提出了一种新的近似数据数据结构用于自适应FIR滤波器。采用LMS算法更新滤波器的权值。在这种架构中,我们结合了CSD数和DA技术来提高滤波器的面积和功率效率。完成了无lut的DA计算。而是使用基于寄存器的数据处理计算。采用华莱士树加法器对部分积进行相加,提高了滤波的速度,降低了滤波的复杂度。该结构采用VHDL进行编码,并在Virtex FPGA上进行仿真、合成和实现。该结构的器件利用率报告证明,该结构的面积和功率效率都比以前的设计有所提高。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Area and Energy-efficient Approximate Distributive Arithmetic architecture for LMS Adaptive FIR Filter
A novel approximate DA architecture is proposed for adaptive FIR filter. LMS algorithm is used to update the weights of the filter. In this architecture we combined the CSD number and DA technique to improve the area and power efficiency of the filter. LUT-less DA computation is done. Instead register-based DA computation is used. Wallace tree adder is used to add the partial products which increase the speed and decrease the complexity of the filter. The proposed structure is coded in VHDL and simulated, synthesized and implemented in Virtex FPGA device. The device utilization report of the structure proves that the area and power efficiency is improved than the previous designs.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Investigation of DC Parameters of Double Gate Tunnel Field Effect Transistor (DG- TFET) for different Gate Dielectrics An Open-source Framework for Robust Portable Cellular Network Efficiency Comparison of Supervised and Unsupervised Classifier on Content Based Classification using Shape, Color, Texture Improved Divorce Prediction Using Machine learning- Particle Swarm Optimization (PSO) Machine Learning Based Synchrophasor Data Analysis for Islanding Detection
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1