基于碳纳米管场效应晶体管和电阻式随机存取存储器的2位三元比较器

Furqan Zahoor, F. Hussin, F. A. Khanday, Mohamad Radzi Ahmad, I. Nawi, Shagun Gupta
{"title":"基于碳纳米管场效应晶体管和电阻式随机存取存储器的2位三元比较器","authors":"Furqan Zahoor, F. Hussin, F. A. Khanday, Mohamad Radzi Ahmad, I. Nawi, Shagun Gupta","doi":"10.1109/ICIAS49414.2021.9642541","DOIUrl":null,"url":null,"abstract":"The existing binary logic (two-level) and MOSFET (metal oxide semiconductor field effect transistor) have limitations in terms of storage density, chip area and interconnect limitations. To overcome these limitations, the concept of multiple valued logic (MVL) circuits is introduced. The ternary logic is one of the most effective implementation for design of multivalued logic circuits due to its reduced interconnect complexity and chip area. The design methodology for the implementation of 2-bit ternary comparator utilizing carbon nanotube field effect transistor (CNTFET) and resistive random access memory (RRAM)is presented in this manuscript. CNTFETs are preferred for design of ternary logic circuits due to its desirable property of adjusting the desired threshold voltage which is dependent on the the carbon nanotube (CNT) diameter. Additionally, another technology suitable for ternary design implementation is RRAM due to its ability to store multiple resistance states within a single cell. The ternary comparator has been designed using CNTFETRRAM ternary logic gates and utilizing negation of literals technique. The comparator design utilizes both binary and ternary gates for effective implementation. This paper presents the simulation results of the ternary comparator using HSPICE software.","PeriodicalId":212635,"journal":{"name":"2020 8th International Conference on Intelligent and Advanced Systems (ICIAS)","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-07-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Carbon Nanotube Field Effect Transistor and Resistive Random Access Memory based 2-bit Ternary Comparator\",\"authors\":\"Furqan Zahoor, F. Hussin, F. A. Khanday, Mohamad Radzi Ahmad, I. Nawi, Shagun Gupta\",\"doi\":\"10.1109/ICIAS49414.2021.9642541\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The existing binary logic (two-level) and MOSFET (metal oxide semiconductor field effect transistor) have limitations in terms of storage density, chip area and interconnect limitations. To overcome these limitations, the concept of multiple valued logic (MVL) circuits is introduced. The ternary logic is one of the most effective implementation for design of multivalued logic circuits due to its reduced interconnect complexity and chip area. The design methodology for the implementation of 2-bit ternary comparator utilizing carbon nanotube field effect transistor (CNTFET) and resistive random access memory (RRAM)is presented in this manuscript. CNTFETs are preferred for design of ternary logic circuits due to its desirable property of adjusting the desired threshold voltage which is dependent on the the carbon nanotube (CNT) diameter. Additionally, another technology suitable for ternary design implementation is RRAM due to its ability to store multiple resistance states within a single cell. The ternary comparator has been designed using CNTFETRRAM ternary logic gates and utilizing negation of literals technique. The comparator design utilizes both binary and ternary gates for effective implementation. This paper presents the simulation results of the ternary comparator using HSPICE software.\",\"PeriodicalId\":212635,\"journal\":{\"name\":\"2020 8th International Conference on Intelligent and Advanced Systems (ICIAS)\",\"volume\":\"18 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-07-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 8th International Conference on Intelligent and Advanced Systems (ICIAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICIAS49414.2021.9642541\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 8th International Conference on Intelligent and Advanced Systems (ICIAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIAS49414.2021.9642541","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

现有的二进制逻辑(双电平)和MOSFET(金属氧化物半导体场效应晶体管)在存储密度、芯片面积和互连限制方面存在局限性。为了克服这些限制,引入了多值逻辑电路的概念。三值逻辑是设计多值逻辑电路最有效的实现方式之一,因为它减少了互连复杂度和芯片面积。本文介绍了利用碳纳米管场效应晶体管(CNTFET)和电阻式随机存取存储器(RRAM)实现2位三元比较器的设计方法。碳纳米管具有根据碳纳米管直径调节阈值电压的特性,是三元逻辑电路设计的首选。此外,另一种适合三元设计实现的技术是RRAM,因为它能够在单个单元中存储多个电阻状态。采用CNTFETRRAM三元逻辑门,利用文字否定技术设计了三元比较器。比较器设计利用二进制和三元门有效实现。本文给出了利用HSPICE软件对该三进制比较器的仿真结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Carbon Nanotube Field Effect Transistor and Resistive Random Access Memory based 2-bit Ternary Comparator
The existing binary logic (two-level) and MOSFET (metal oxide semiconductor field effect transistor) have limitations in terms of storage density, chip area and interconnect limitations. To overcome these limitations, the concept of multiple valued logic (MVL) circuits is introduced. The ternary logic is one of the most effective implementation for design of multivalued logic circuits due to its reduced interconnect complexity and chip area. The design methodology for the implementation of 2-bit ternary comparator utilizing carbon nanotube field effect transistor (CNTFET) and resistive random access memory (RRAM)is presented in this manuscript. CNTFETs are preferred for design of ternary logic circuits due to its desirable property of adjusting the desired threshold voltage which is dependent on the the carbon nanotube (CNT) diameter. Additionally, another technology suitable for ternary design implementation is RRAM due to its ability to store multiple resistance states within a single cell. The ternary comparator has been designed using CNTFETRRAM ternary logic gates and utilizing negation of literals technique. The comparator design utilizes both binary and ternary gates for effective implementation. This paper presents the simulation results of the ternary comparator using HSPICE software.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Prospects and Techniques of Regenerative Current Breaking in DC Circuit Breaker Topology Fractional Stochastic Gradient Descent Based Learning Algorithm For Multi-layer Perceptron Neural Networks Domestic Electrical Energy Monitoring and Alerting Using SCADA and IoT Stochastic Approach for the Identification of Retinopathy of Prematurity Fault Classification and Location in Three-Phase Transmission Lines Using Wavelet-based Machine Learning
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1