用于DSP的16分路FIR滤波器的设计与实现

N. Rai, Pannaga Shree B S, Meghana Y P, A. Chavan, RAVISH ARADHYA H V
{"title":"用于DSP的16分路FIR滤波器的设计与实现","authors":"N. Rai, Pannaga Shree B S, Meghana Y P, A. Chavan, RAVISH ARADHYA H V","doi":"10.1109/ICAECC.2018.8479480","DOIUrl":null,"url":null,"abstract":"In this paper, two novel methods to design a high speed, low power 16-Tap 32-bit digital FIR filter for DSP application are proposed. The basic building blocks of the FIR filters are adders, multipliers and delay elements. In the proposed work, proposed filter-1 is designed using carry increment adder and 32-bit Vedic multiplier and proposed filter2 is designed using altered carry skip adder and 32-bit Vedic multiplier. FIR filter architectures with 16-TAP is developed using Verilog HDL and implemented using $45 \\eta \\mathrm {m}$ technology. The ASIC result shows the proposed-1 and proposed-2 16-TAP 32-bit filter has power dissipation of 7.36mW and 7.282mW with the delay of $6.79 \\eta \\mathrm {S}$ and $7.23 \\eta \\mathrm {S}$ respectively.","PeriodicalId":106991,"journal":{"name":"2018 Second International Conference on Advances in Electronics, Computers and Communications (ICAECC)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2018-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"Design and implementation of 16 tap FIR filter for DSP Applications\",\"authors\":\"N. Rai, Pannaga Shree B S, Meghana Y P, A. Chavan, RAVISH ARADHYA H V\",\"doi\":\"10.1109/ICAECC.2018.8479480\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, two novel methods to design a high speed, low power 16-Tap 32-bit digital FIR filter for DSP application are proposed. The basic building blocks of the FIR filters are adders, multipliers and delay elements. In the proposed work, proposed filter-1 is designed using carry increment adder and 32-bit Vedic multiplier and proposed filter2 is designed using altered carry skip adder and 32-bit Vedic multiplier. FIR filter architectures with 16-TAP is developed using Verilog HDL and implemented using $45 \\\\eta \\\\mathrm {m}$ technology. The ASIC result shows the proposed-1 and proposed-2 16-TAP 32-bit filter has power dissipation of 7.36mW and 7.282mW with the delay of $6.79 \\\\eta \\\\mathrm {S}$ and $7.23 \\\\eta \\\\mathrm {S}$ respectively.\",\"PeriodicalId\":106991,\"journal\":{\"name\":\"2018 Second International Conference on Advances in Electronics, Computers and Communications (ICAECC)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-02-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 Second International Conference on Advances in Electronics, Computers and Communications (ICAECC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICAECC.2018.8479480\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 Second International Conference on Advances in Electronics, Computers and Communications (ICAECC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICAECC.2018.8479480","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

摘要

本文提出了两种设计高速、低功耗16分路32位数字FIR滤波器的新方法。FIR滤波器的基本组成部分是加法器、乘法器和延迟元件。在所提出的工作中,所提出的滤波器-1采用进位增量加法器和32位吠陀乘法器设计,所提出的滤波器- 2采用改进位跳加法器和32位吠陀乘法器设计。带有16-TAP的FIR滤波器架构使用Verilog HDL开发,并使用$45 \eta \ mathm {m}$技术实现。ASIC结果表明,所提-1和所提-2 16-TAP 32位滤波器的功耗分别为7.36mW和7.282mW,延迟分别为$6.79 \eta \ mathm {S}$和$7.23 \eta \ mathm {S}$。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Design and implementation of 16 tap FIR filter for DSP Applications
In this paper, two novel methods to design a high speed, low power 16-Tap 32-bit digital FIR filter for DSP application are proposed. The basic building blocks of the FIR filters are adders, multipliers and delay elements. In the proposed work, proposed filter-1 is designed using carry increment adder and 32-bit Vedic multiplier and proposed filter2 is designed using altered carry skip adder and 32-bit Vedic multiplier. FIR filter architectures with 16-TAP is developed using Verilog HDL and implemented using $45 \eta \mathrm {m}$ technology. The ASIC result shows the proposed-1 and proposed-2 16-TAP 32-bit filter has power dissipation of 7.36mW and 7.282mW with the delay of $6.79 \eta \mathrm {S}$ and $7.23 \eta \mathrm {S}$ respectively.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Design and Analysis of Two Novel Metamaterial Unit Cell for Antenna Engineering Distributed Component-Based Crawler for AJAX Applications Preprocessing and Binarization of Inscription Images using Phase Based Features Cellular Automata based Optimal Illumination in LED Based Lighting Systems Classification of Healthy and Pathological voices using MFCC and ANN
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1