Dinah Pearl Madelo, Angeline Tayros, Rochelle M. Sabarillo, A. Lowaton, J. Hora
{"title":"基于65nm CMOS技术的低功耗p门控Schmitt触发SRAM设计","authors":"Dinah Pearl Madelo, Angeline Tayros, Rochelle M. Sabarillo, A. Lowaton, J. Hora","doi":"10.1109/ICCEREC.2018.8711999","DOIUrl":null,"url":null,"abstract":"The trend of faster microprocessors at lower supply voltages demanded the need for a stable and less power consuming SRAM. This study answered these issues by implementing a 12T Power Gated Schmitt Trigger SRAM implemented in Full Custom 65nm CMOS technology. The read and write stability was accomplished without extra peripheral circuitry with more control signals per cell. The design schematic, layout, and results were obtained using SYNOPSYS Custom Designer. The Full Custom design resulted to 1.25 sq. mm. chip area, 2.43 mW power consumption, and 31.45 ns slack time. Results also show that most power consumption from the Full Custom design come from the banking and row decoders. The memory array has a 16-bit addressable word line, 512 byte memory capacity, simulated with 25–200 MHz operating frequency and under 1V supply voltage.","PeriodicalId":250054,"journal":{"name":"2018 International Conference on Control, Electronics, Renewable Energy and Communications (ICCEREC)","volume":"69 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Design of Low Power P-Gated Schmitt Trigger SRAM in 65nm CMOS Technology\",\"authors\":\"Dinah Pearl Madelo, Angeline Tayros, Rochelle M. Sabarillo, A. Lowaton, J. Hora\",\"doi\":\"10.1109/ICCEREC.2018.8711999\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The trend of faster microprocessors at lower supply voltages demanded the need for a stable and less power consuming SRAM. This study answered these issues by implementing a 12T Power Gated Schmitt Trigger SRAM implemented in Full Custom 65nm CMOS technology. The read and write stability was accomplished without extra peripheral circuitry with more control signals per cell. The design schematic, layout, and results were obtained using SYNOPSYS Custom Designer. The Full Custom design resulted to 1.25 sq. mm. chip area, 2.43 mW power consumption, and 31.45 ns slack time. Results also show that most power consumption from the Full Custom design come from the banking and row decoders. The memory array has a 16-bit addressable word line, 512 byte memory capacity, simulated with 25–200 MHz operating frequency and under 1V supply voltage.\",\"PeriodicalId\":250054,\"journal\":{\"name\":\"2018 International Conference on Control, Electronics, Renewable Energy and Communications (ICCEREC)\",\"volume\":\"69 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 International Conference on Control, Electronics, Renewable Energy and Communications (ICCEREC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCEREC.2018.8711999\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Conference on Control, Electronics, Renewable Energy and Communications (ICCEREC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCEREC.2018.8711999","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of Low Power P-Gated Schmitt Trigger SRAM in 65nm CMOS Technology
The trend of faster microprocessors at lower supply voltages demanded the need for a stable and less power consuming SRAM. This study answered these issues by implementing a 12T Power Gated Schmitt Trigger SRAM implemented in Full Custom 65nm CMOS technology. The read and write stability was accomplished without extra peripheral circuitry with more control signals per cell. The design schematic, layout, and results were obtained using SYNOPSYS Custom Designer. The Full Custom design resulted to 1.25 sq. mm. chip area, 2.43 mW power consumption, and 31.45 ns slack time. Results also show that most power consumption from the Full Custom design come from the banking and row decoders. The memory array has a 16-bit addressable word line, 512 byte memory capacity, simulated with 25–200 MHz operating frequency and under 1V supply voltage.