Zhaoyang Yan, Hongyan He, Jianxia Li, M. Su, Chunjiang Zhang
{"title":"不平衡电网电压下二阶广义积分器双基频锁相环","authors":"Zhaoyang Yan, Hongyan He, Jianxia Li, M. Su, Chunjiang Zhang","doi":"10.1109/PEAC.2014.7037838","DOIUrl":null,"url":null,"abstract":"Under unbalanced grid voltage conditions, negative-sequence will generate the double fundamental frequency in the dq synchronous rotating reference frame. In order to detect the positive-sequence component of the grid voltages fast, this paper proposes a new phase-locked loop method, called double fundamental frequency phase-locked loop (DFF-PLL). The operation principle is analyzed, giving the extract formulas of the positive- and negative-sequence with double fundamental frequency, the process of DFF-PLL and the detection of positive-sequence component of grid voltages. The paper improves the second order generalized integrator quadrature-signals generation (SOGI-QSG), in order to remove the DC bias voltage and guarantee the orthogonality of SOGI-QSG. The performance of DFF-PLL is verified by using simulation and experimental results. Compared with DSOGI-PLL, this method increases the detection speed and accuracy under unbalanced grid voltage conditions.","PeriodicalId":309780,"journal":{"name":"2014 International Power Electronics and Application Conference and Exposition","volume":"68 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"Double fundamental frequency PLL with second order generalized integrator under unbalanced grid voltages\",\"authors\":\"Zhaoyang Yan, Hongyan He, Jianxia Li, M. Su, Chunjiang Zhang\",\"doi\":\"10.1109/PEAC.2014.7037838\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Under unbalanced grid voltage conditions, negative-sequence will generate the double fundamental frequency in the dq synchronous rotating reference frame. In order to detect the positive-sequence component of the grid voltages fast, this paper proposes a new phase-locked loop method, called double fundamental frequency phase-locked loop (DFF-PLL). The operation principle is analyzed, giving the extract formulas of the positive- and negative-sequence with double fundamental frequency, the process of DFF-PLL and the detection of positive-sequence component of grid voltages. The paper improves the second order generalized integrator quadrature-signals generation (SOGI-QSG), in order to remove the DC bias voltage and guarantee the orthogonality of SOGI-QSG. The performance of DFF-PLL is verified by using simulation and experimental results. Compared with DSOGI-PLL, this method increases the detection speed and accuracy under unbalanced grid voltage conditions.\",\"PeriodicalId\":309780,\"journal\":{\"name\":\"2014 International Power Electronics and Application Conference and Exposition\",\"volume\":\"68 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 International Power Electronics and Application Conference and Exposition\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PEAC.2014.7037838\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Power Electronics and Application Conference and Exposition","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PEAC.2014.7037838","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Double fundamental frequency PLL with second order generalized integrator under unbalanced grid voltages
Under unbalanced grid voltage conditions, negative-sequence will generate the double fundamental frequency in the dq synchronous rotating reference frame. In order to detect the positive-sequence component of the grid voltages fast, this paper proposes a new phase-locked loop method, called double fundamental frequency phase-locked loop (DFF-PLL). The operation principle is analyzed, giving the extract formulas of the positive- and negative-sequence with double fundamental frequency, the process of DFF-PLL and the detection of positive-sequence component of grid voltages. The paper improves the second order generalized integrator quadrature-signals generation (SOGI-QSG), in order to remove the DC bias voltage and guarantee the orthogonality of SOGI-QSG. The performance of DFF-PLL is verified by using simulation and experimental results. Compared with DSOGI-PLL, this method increases the detection speed and accuracy under unbalanced grid voltage conditions.