一种用于VLSI设计1/N速率维特比解码器的收缩算法

S. Sait, A. F. Damati, M. Rahman
{"title":"一种用于VLSI设计1/N速率维特比解码器的收缩算法","authors":"S. Sait, A. F. Damati, M. Rahman","doi":"10.1109/MELCON.1989.50043","DOIUrl":null,"url":null,"abstract":"A novel systolic architecture for Viterbi decoding is presented. It consists of two blocks of processors. The first contains a column of processors which perform branch metric computation and decide on the survived branches. The second consists of a matrix of simpler processors which update survived paths and provide the decoded output. The systolic algorithm is modeled in AHPL to verify functional correctness. Implementation details are discussed. It is found that the proposed systolic design compares favorably with previous implementations of Viterbi decoders in terms of speed and modularity.<<ETX>>","PeriodicalId":380214,"journal":{"name":"Proceedings. Electrotechnical Conference Integrating Research, Industry and Education in Energy and Communication Engineering',","volume":"54 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-04-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A systolic algorithm for VLSI design of a 1/N rate Viterbi decoder\",\"authors\":\"S. Sait, A. F. Damati, M. Rahman\",\"doi\":\"10.1109/MELCON.1989.50043\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel systolic architecture for Viterbi decoding is presented. It consists of two blocks of processors. The first contains a column of processors which perform branch metric computation and decide on the survived branches. The second consists of a matrix of simpler processors which update survived paths and provide the decoded output. The systolic algorithm is modeled in AHPL to verify functional correctness. Implementation details are discussed. It is found that the proposed systolic design compares favorably with previous implementations of Viterbi decoders in terms of speed and modularity.<<ETX>>\",\"PeriodicalId\":380214,\"journal\":{\"name\":\"Proceedings. Electrotechnical Conference Integrating Research, Industry and Education in Energy and Communication Engineering',\",\"volume\":\"54 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1989-04-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings. Electrotechnical Conference Integrating Research, Industry and Education in Energy and Communication Engineering',\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MELCON.1989.50043\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. Electrotechnical Conference Integrating Research, Industry and Education in Energy and Communication Engineering',","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MELCON.1989.50043","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

提出了一种新的Viterbi解码的收缩结构。它由两个处理器块组成。第一个包含一列处理器,这些处理器执行分支度量计算并决定幸存的分支。第二个由一个更简单的处理器矩阵组成,这些处理器更新幸存的路径并提供解码的输出。在AHPL中对收缩算法进行建模,以验证功能的正确性。讨论了实现细节。研究发现,所提出的收缩设计在速度和模块化方面优于以前的维特比解码器实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A systolic algorithm for VLSI design of a 1/N rate Viterbi decoder
A novel systolic architecture for Viterbi decoding is presented. It consists of two blocks of processors. The first contains a column of processors which perform branch metric computation and decide on the survived branches. The second consists of a matrix of simpler processors which update survived paths and provide the decoded output. The systolic algorithm is modeled in AHPL to verify functional correctness. Implementation details are discussed. It is found that the proposed systolic design compares favorably with previous implementations of Viterbi decoders in terms of speed and modularity.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Hydrothermal scheduling of power system with stochastic inflows A multiple user variable rate speech coding for packet transmission systems Software engineering: how to approach it the electrical engineer Crosstalk in digital transmission over subscriber cable Developments in power converters
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1