{"title":"7nm FinFet技术中基于电流和电压度量的位元鉴定研究","authors":"M. Anees, K. Rahul, Santosh Yachareni","doi":"10.1109/ICSTCEE49637.2020.9276815","DOIUrl":null,"url":null,"abstract":"This paper presents the study of impact from the conventional voltage based metric in designing SRAM in 7nm and advanced FinFet technology. Voltage based metric doesn’t provide the detail of charges that can be injected into the SRAM bitcell node before the bitcell node starts to flip, whereas current based (N-curve) approach gives a better insight which leads to designing of stable and robust SRAM bitcell. The study includes analyzing of bitcell metrics such as read stability and write ability to compare the voltage and current based approach.","PeriodicalId":113845,"journal":{"name":"2020 International Conference on Smart Technologies in Computing, Electrical and Electronics (ICSTCEE)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-10-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Study of bitcell qualification using current and voltage based metric’s in 7nm FinFet Technology\",\"authors\":\"M. Anees, K. Rahul, Santosh Yachareni\",\"doi\":\"10.1109/ICSTCEE49637.2020.9276815\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the study of impact from the conventional voltage based metric in designing SRAM in 7nm and advanced FinFet technology. Voltage based metric doesn’t provide the detail of charges that can be injected into the SRAM bitcell node before the bitcell node starts to flip, whereas current based (N-curve) approach gives a better insight which leads to designing of stable and robust SRAM bitcell. The study includes analyzing of bitcell metrics such as read stability and write ability to compare the voltage and current based approach.\",\"PeriodicalId\":113845,\"journal\":{\"name\":\"2020 International Conference on Smart Technologies in Computing, Electrical and Electronics (ICSTCEE)\",\"volume\":\"24 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-10-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 International Conference on Smart Technologies in Computing, Electrical and Electronics (ICSTCEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSTCEE49637.2020.9276815\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International Conference on Smart Technologies in Computing, Electrical and Electronics (ICSTCEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSTCEE49637.2020.9276815","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Study of bitcell qualification using current and voltage based metric’s in 7nm FinFet Technology
This paper presents the study of impact from the conventional voltage based metric in designing SRAM in 7nm and advanced FinFet technology. Voltage based metric doesn’t provide the detail of charges that can be injected into the SRAM bitcell node before the bitcell node starts to flip, whereas current based (N-curve) approach gives a better insight which leads to designing of stable and robust SRAM bitcell. The study includes analyzing of bitcell metrics such as read stability and write ability to compare the voltage and current based approach.