Thokala Harikrishna, Sanchita, Shivam Kumar, A. Jain
{"title":"集成漏极门控和收集器技术在超深亚微米技术中降低泄漏功率","authors":"Thokala Harikrishna, Sanchita, Shivam Kumar, A. Jain","doi":"10.1109/ICOEI51242.2021.9453074","DOIUrl":null,"url":null,"abstract":"Due to scaling short channel effects are observed in devices under ultra deep submicron technology. The short channel effects causes leakage current to flow through the transistor which increases static power dissipation of the circuits. In this work two popular leakage reduction techniques namely drain gating technique and lector technique are combined to reduce the leakage power reduction of CMOS VLSI circuits. Different logic circuits are simulated using this novel combined technique for different input vectors. The performance of inverter and NOR gate are analyzed in terms of dc power dissipation and propagation delay and are compared with the existing popular leakage reduction techniques. Due to combined effect of drain gating and lector techniques, substantial reduction in leakage power is observed. The proposed technique reduces the leakage power consumption of Drain gating NOR gate by 44% and Lector NOR gate by 22% for 45nm technology.","PeriodicalId":420826,"journal":{"name":"2021 5th International Conference on Trends in Electronics and Informatics (ICOEI)","volume":"35 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-06-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Integrating Drain Gating and Lector Techniques for Leakage Power Reduction in Ultra Deep Submicron Technology\",\"authors\":\"Thokala Harikrishna, Sanchita, Shivam Kumar, A. Jain\",\"doi\":\"10.1109/ICOEI51242.2021.9453074\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Due to scaling short channel effects are observed in devices under ultra deep submicron technology. The short channel effects causes leakage current to flow through the transistor which increases static power dissipation of the circuits. In this work two popular leakage reduction techniques namely drain gating technique and lector technique are combined to reduce the leakage power reduction of CMOS VLSI circuits. Different logic circuits are simulated using this novel combined technique for different input vectors. The performance of inverter and NOR gate are analyzed in terms of dc power dissipation and propagation delay and are compared with the existing popular leakage reduction techniques. Due to combined effect of drain gating and lector techniques, substantial reduction in leakage power is observed. The proposed technique reduces the leakage power consumption of Drain gating NOR gate by 44% and Lector NOR gate by 22% for 45nm technology.\",\"PeriodicalId\":420826,\"journal\":{\"name\":\"2021 5th International Conference on Trends in Electronics and Informatics (ICOEI)\",\"volume\":\"35 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-06-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 5th International Conference on Trends in Electronics and Informatics (ICOEI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICOEI51242.2021.9453074\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 5th International Conference on Trends in Electronics and Informatics (ICOEI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICOEI51242.2021.9453074","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Integrating Drain Gating and Lector Techniques for Leakage Power Reduction in Ultra Deep Submicron Technology
Due to scaling short channel effects are observed in devices under ultra deep submicron technology. The short channel effects causes leakage current to flow through the transistor which increases static power dissipation of the circuits. In this work two popular leakage reduction techniques namely drain gating technique and lector technique are combined to reduce the leakage power reduction of CMOS VLSI circuits. Different logic circuits are simulated using this novel combined technique for different input vectors. The performance of inverter and NOR gate are analyzed in terms of dc power dissipation and propagation delay and are compared with the existing popular leakage reduction techniques. Due to combined effect of drain gating and lector techniques, substantial reduction in leakage power is observed. The proposed technique reduces the leakage power consumption of Drain gating NOR gate by 44% and Lector NOR gate by 22% for 45nm technology.