基于FPGA的安全路由器DSP、CPU架构设计

Bao Bui Quoc, Phu Nguyen, Trang Hoang
{"title":"基于FPGA的安全路由器DSP、CPU架构设计","authors":"Bao Bui Quoc, Phu Nguyen, Trang Hoang","doi":"10.1109/ATC50776.2020.9255460","DOIUrl":null,"url":null,"abstract":"This paper presents the design of a DSP chip including the design of CPU architecture, instruction set, bus architecture, memory interface, and peripherals. CPU named as P10 in this article has 05 stages: Fetch, Decode, Read, Execute, Write (08 phases independent). In addition, a coprocessor (Floating Point Unit) that performs floating point 32-bit is also integrated into our design. The bus used in our work includes three protocols: APB, AHB, and AXI. Furthermore, memory M10 have up to 4GB for data space and 4MB for program space. Testing environment and secure router hardware are designed and built to verify our design on FPGA, and ASIC flow with library 65nm TSMC technology.","PeriodicalId":218972,"journal":{"name":"2020 International Conference on Advanced Technologies for Communications (ATC)","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-10-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Design of DSP, CPU architecture on FPGA for secure routers\",\"authors\":\"Bao Bui Quoc, Phu Nguyen, Trang Hoang\",\"doi\":\"10.1109/ATC50776.2020.9255460\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the design of a DSP chip including the design of CPU architecture, instruction set, bus architecture, memory interface, and peripherals. CPU named as P10 in this article has 05 stages: Fetch, Decode, Read, Execute, Write (08 phases independent). In addition, a coprocessor (Floating Point Unit) that performs floating point 32-bit is also integrated into our design. The bus used in our work includes three protocols: APB, AHB, and AXI. Furthermore, memory M10 have up to 4GB for data space and 4MB for program space. Testing environment and secure router hardware are designed and built to verify our design on FPGA, and ASIC flow with library 65nm TSMC technology.\",\"PeriodicalId\":218972,\"journal\":{\"name\":\"2020 International Conference on Advanced Technologies for Communications (ATC)\",\"volume\":\"3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-10-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 International Conference on Advanced Technologies for Communications (ATC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ATC50776.2020.9255460\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International Conference on Advanced Technologies for Communications (ATC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATC50776.2020.9255460","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文介绍了一种DSP芯片的设计,包括CPU结构设计、指令集设计、总线结构设计、存储接口设计和外围设备设计。本文中称为P10的CPU有05个阶段:读取,解码,读取,执行,写入(08个阶段独立)。此外,我们的设计还集成了一个执行浮点32位的协处理器(浮点单元)。在我们的工作中使用的总线包括三个协议:APB、AHB和AXI。此外,内存M10最多有4GB的数据空间和4MB的程序空间。设计并构建了测试环境和安全路由器硬件,在FPGA和ASIC流上验证了我们的设计,并采用65nm TSMC技术库。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A Design of DSP, CPU architecture on FPGA for secure routers
This paper presents the design of a DSP chip including the design of CPU architecture, instruction set, bus architecture, memory interface, and peripherals. CPU named as P10 in this article has 05 stages: Fetch, Decode, Read, Execute, Write (08 phases independent). In addition, a coprocessor (Floating Point Unit) that performs floating point 32-bit is also integrated into our design. The bus used in our work includes three protocols: APB, AHB, and AXI. Furthermore, memory M10 have up to 4GB for data space and 4MB for program space. Testing environment and secure router hardware are designed and built to verify our design on FPGA, and ASIC flow with library 65nm TSMC technology.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Comparison of Three-node Two-way PLC Channel Models Vision based steering angle estimation for autonomous vehicles [Copyright notice] Orchestration of Wired and Wireless Systems for Future Mobile Transport Network Design, Fabrication Transmitter Modulator at S band for MicroSatellite with the direct RF input
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1