{"title":"分数阶数字积分器的优化设计与FPGA实现","authors":"Abhay Sharma, T. Rawat","doi":"10.1109/SPIN.2019.8711650","DOIUrl":null,"url":null,"abstract":"The aim of this paper is to design fractional order digital integrator and implement it on FPGA. Optimized coefficients of second order infinite impulse response system is determined using nature inspired Ant Lion Optimization algorithm such that the frequency response of IIR based FODI becomes equivalent to the ideal frequency response of FODI. Comparison of the proposed IIR-FODI with the existing literature in terms of frequency magnitude response, absolute magnitude error and root mean square magnitude error is reported. Transposed direct form II architecture is used to realize the design on Xilinx Virtex-7 FPGA through system generator for DSP design tool. Post implementation, input output waveforms, resource utilization and critical path delay for fixed point and floating point data representation is presented.","PeriodicalId":344030,"journal":{"name":"2019 6th International Conference on Signal Processing and Integrated Networks (SPIN)","volume":"222 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Optimum Design and FPGA Implementation of Fractional Order Digital Integrator\",\"authors\":\"Abhay Sharma, T. Rawat\",\"doi\":\"10.1109/SPIN.2019.8711650\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The aim of this paper is to design fractional order digital integrator and implement it on FPGA. Optimized coefficients of second order infinite impulse response system is determined using nature inspired Ant Lion Optimization algorithm such that the frequency response of IIR based FODI becomes equivalent to the ideal frequency response of FODI. Comparison of the proposed IIR-FODI with the existing literature in terms of frequency magnitude response, absolute magnitude error and root mean square magnitude error is reported. Transposed direct form II architecture is used to realize the design on Xilinx Virtex-7 FPGA through system generator for DSP design tool. Post implementation, input output waveforms, resource utilization and critical path delay for fixed point and floating point data representation is presented.\",\"PeriodicalId\":344030,\"journal\":{\"name\":\"2019 6th International Conference on Signal Processing and Integrated Networks (SPIN)\",\"volume\":\"222 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 6th International Conference on Signal Processing and Integrated Networks (SPIN)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SPIN.2019.8711650\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 6th International Conference on Signal Processing and Integrated Networks (SPIN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPIN.2019.8711650","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Optimum Design and FPGA Implementation of Fractional Order Digital Integrator
The aim of this paper is to design fractional order digital integrator and implement it on FPGA. Optimized coefficients of second order infinite impulse response system is determined using nature inspired Ant Lion Optimization algorithm such that the frequency response of IIR based FODI becomes equivalent to the ideal frequency response of FODI. Comparison of the proposed IIR-FODI with the existing literature in terms of frequency magnitude response, absolute magnitude error and root mean square magnitude error is reported. Transposed direct form II architecture is used to realize the design on Xilinx Virtex-7 FPGA through system generator for DSP design tool. Post implementation, input output waveforms, resource utilization and critical path delay for fixed point and floating point data representation is presented.