Rachit Pradhan, Mohamed I. Hassan, Alan Dorneles Callegaro, P. Suntharalingam, M. F. Cruz, A. Emadi
{"title":"并联mosfet开关节点的实用设计框架","authors":"Rachit Pradhan, Mohamed I. Hassan, Alan Dorneles Callegaro, P. Suntharalingam, M. F. Cruz, A. Emadi","doi":"10.1109/ITEC53557.2022.9813977","DOIUrl":null,"url":null,"abstract":"The number of high current carrying interfaces originating from power-dense electronic sub-systems is increasing with the rise of electrified transportation. The order of magnitude of currents handled by these interfaces is in hundreds of amperes, and is generally beyond the power-handling capability of a single power switch. To manage these high current levels, discrete switch paralleling is a preferred practice compared to usage of power modules for two reasons; flexibility in packaging based on available thermal interfaces, and eliminating the need to over-design the solution. While the challenges in MOSFET paralleling and their mitigation techniques have been addressed in literature, this paper focuses on presenting a generalized framework that can be applied for the practical design of any switching node with parallel-connected MOSFETs. Utilizing this design framework aims to reduce the risk of revising hardware designs due to non-compliance with performance expectations on the electrical and thermo-mechanical fronts.","PeriodicalId":275570,"journal":{"name":"2022 IEEE Transportation Electrification Conference & Expo (ITEC)","volume":"105 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-06-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A Framework for Practical Design of Switching Nodes with Parallel-Connected MOSFETs\",\"authors\":\"Rachit Pradhan, Mohamed I. Hassan, Alan Dorneles Callegaro, P. Suntharalingam, M. F. Cruz, A. Emadi\",\"doi\":\"10.1109/ITEC53557.2022.9813977\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The number of high current carrying interfaces originating from power-dense electronic sub-systems is increasing with the rise of electrified transportation. The order of magnitude of currents handled by these interfaces is in hundreds of amperes, and is generally beyond the power-handling capability of a single power switch. To manage these high current levels, discrete switch paralleling is a preferred practice compared to usage of power modules for two reasons; flexibility in packaging based on available thermal interfaces, and eliminating the need to over-design the solution. While the challenges in MOSFET paralleling and their mitigation techniques have been addressed in literature, this paper focuses on presenting a generalized framework that can be applied for the practical design of any switching node with parallel-connected MOSFETs. Utilizing this design framework aims to reduce the risk of revising hardware designs due to non-compliance with performance expectations on the electrical and thermo-mechanical fronts.\",\"PeriodicalId\":275570,\"journal\":{\"name\":\"2022 IEEE Transportation Electrification Conference & Expo (ITEC)\",\"volume\":\"105 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-06-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE Transportation Electrification Conference & Expo (ITEC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ITEC53557.2022.9813977\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE Transportation Electrification Conference & Expo (ITEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ITEC53557.2022.9813977","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Framework for Practical Design of Switching Nodes with Parallel-Connected MOSFETs
The number of high current carrying interfaces originating from power-dense electronic sub-systems is increasing with the rise of electrified transportation. The order of magnitude of currents handled by these interfaces is in hundreds of amperes, and is generally beyond the power-handling capability of a single power switch. To manage these high current levels, discrete switch paralleling is a preferred practice compared to usage of power modules for two reasons; flexibility in packaging based on available thermal interfaces, and eliminating the need to over-design the solution. While the challenges in MOSFET paralleling and their mitigation techniques have been addressed in literature, this paper focuses on presenting a generalized framework that can be applied for the practical design of any switching node with parallel-connected MOSFETs. Utilizing this design framework aims to reduce the risk of revising hardware designs due to non-compliance with performance expectations on the electrical and thermo-mechanical fronts.