{"title":"基于SystemSI的DDR3源同步时钟系统仿真与验证","authors":"Hongyan Wang, Runjing Zhou","doi":"10.1109/ICEDIF.2015.7280210","DOIUrl":null,"url":null,"abstract":"In order to calculate the time series of source synchronous clock system, it is critical to sort out the full path that clock and data signals pass. Firstly, there is an analysis on relatively simple common clock system and a detailed description about the structure and timing margin of source synchronous clock system. Finally, taking the on board DDR3bus in high-speed circuit, which comes from our project, as an example, we validate DDR3 source synchronous clock system by the use of System SI, making the timing analysis in source synchronous clock system more streamlined and intuitive. In this paper, a new and effective analysis method applied to timing integrity of high-speed bus in the high-speed PCB design is provided, which can greatly reduce the risk and cost in the development.","PeriodicalId":355975,"journal":{"name":"2015 International Conference on Estimation, Detection and Information Fusion (ICEDIF)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Simulation and verification of DDR3 SourceSynchronous clock system based-on SystemSI\",\"authors\":\"Hongyan Wang, Runjing Zhou\",\"doi\":\"10.1109/ICEDIF.2015.7280210\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In order to calculate the time series of source synchronous clock system, it is critical to sort out the full path that clock and data signals pass. Firstly, there is an analysis on relatively simple common clock system and a detailed description about the structure and timing margin of source synchronous clock system. Finally, taking the on board DDR3bus in high-speed circuit, which comes from our project, as an example, we validate DDR3 source synchronous clock system by the use of System SI, making the timing analysis in source synchronous clock system more streamlined and intuitive. In this paper, a new and effective analysis method applied to timing integrity of high-speed bus in the high-speed PCB design is provided, which can greatly reduce the risk and cost in the development.\",\"PeriodicalId\":355975,\"journal\":{\"name\":\"2015 International Conference on Estimation, Detection and Information Fusion (ICEDIF)\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Estimation, Detection and Information Fusion (ICEDIF)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEDIF.2015.7280210\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Estimation, Detection and Information Fusion (ICEDIF)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEDIF.2015.7280210","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Simulation and verification of DDR3 SourceSynchronous clock system based-on SystemSI
In order to calculate the time series of source synchronous clock system, it is critical to sort out the full path that clock and data signals pass. Firstly, there is an analysis on relatively simple common clock system and a detailed description about the structure and timing margin of source synchronous clock system. Finally, taking the on board DDR3bus in high-speed circuit, which comes from our project, as an example, we validate DDR3 source synchronous clock system by the use of System SI, making the timing analysis in source synchronous clock system more streamlined and intuitive. In this paper, a new and effective analysis method applied to timing integrity of high-speed bus in the high-speed PCB design is provided, which can greatly reduce the risk and cost in the development.