基于PSO的Alamouti DF中继协议近似SER的FPGA实现

K. Ali, P. Sampath
{"title":"基于PSO的Alamouti DF中继协议近似SER的FPGA实现","authors":"K. Ali, P. Sampath","doi":"10.1109/ICCCI.2018.8441389","DOIUrl":null,"url":null,"abstract":"In this paper, 32-bit floating-point representation of Particle Swarm Optimization (PSO) based Approximate Symbol Error Rate (A-SER) for Alamouti Decode and Forward (A-DF) Relaying Protocol is implemented using Field programmable gate arrays (FPGA). The A-SER for A-DF Relaying Protocol is described using Very High Speed Integrated Circuit Hardware Description Language (VHDL). From the PSO results, the updatation of velocities and current position achieve better performance in the A-SER and are named as current fitness function. Advantage of VLSI is to provide a single chip solution for A-SER in A-DF Relaying Protocol.","PeriodicalId":141663,"journal":{"name":"2018 International Conference on Computer Communication and Informatics (ICCCI)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"FPGA implementation of PSO based Approximate SER for the Alamouti DF Relaying Protocol\",\"authors\":\"K. Ali, P. Sampath\",\"doi\":\"10.1109/ICCCI.2018.8441389\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, 32-bit floating-point representation of Particle Swarm Optimization (PSO) based Approximate Symbol Error Rate (A-SER) for Alamouti Decode and Forward (A-DF) Relaying Protocol is implemented using Field programmable gate arrays (FPGA). The A-SER for A-DF Relaying Protocol is described using Very High Speed Integrated Circuit Hardware Description Language (VHDL). From the PSO results, the updatation of velocities and current position achieve better performance in the A-SER and are named as current fitness function. Advantage of VLSI is to provide a single chip solution for A-SER in A-DF Relaying Protocol.\",\"PeriodicalId\":141663,\"journal\":{\"name\":\"2018 International Conference on Computer Communication and Informatics (ICCCI)\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 International Conference on Computer Communication and Informatics (ICCCI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCCI.2018.8441389\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Conference on Computer Communication and Informatics (ICCCI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCCI.2018.8441389","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文利用现场可编程门阵列(FPGA)实现了基于粒子群优化(PSO)的近似符号误码率(A-SER)的32位浮点表示,用于Alamouti解码和转发(A-DF)中继协议。使用超高速集成电路硬件描述语言(VHDL)描述了A-DF中继协议的A-SER。从PSO结果来看,速度和当前位置的更新在A-SER中表现较好,称为当前适应度函数。VLSI的优势在于为a - df中继协议中的a - ser提供单芯片解决方案。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
FPGA implementation of PSO based Approximate SER for the Alamouti DF Relaying Protocol
In this paper, 32-bit floating-point representation of Particle Swarm Optimization (PSO) based Approximate Symbol Error Rate (A-SER) for Alamouti Decode and Forward (A-DF) Relaying Protocol is implemented using Field programmable gate arrays (FPGA). The A-SER for A-DF Relaying Protocol is described using Very High Speed Integrated Circuit Hardware Description Language (VHDL). From the PSO results, the updatation of velocities and current position achieve better performance in the A-SER and are named as current fitness function. Advantage of VLSI is to provide a single chip solution for A-SER in A-DF Relaying Protocol.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Critical review of machine learning approaches to apply big data analytics in DDoS forensics Detection of the effect of exercise on APG signals Categorisation of security threats for smart home appliances Rotation-based LTE downlink resource scheduling using queue status monitoring Design and Analysis of Booth Multiplier with Optimised Power Delay Product
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1