{"title":"基于PSO的Alamouti DF中继协议近似SER的FPGA实现","authors":"K. Ali, P. Sampath","doi":"10.1109/ICCCI.2018.8441389","DOIUrl":null,"url":null,"abstract":"In this paper, 32-bit floating-point representation of Particle Swarm Optimization (PSO) based Approximate Symbol Error Rate (A-SER) for Alamouti Decode and Forward (A-DF) Relaying Protocol is implemented using Field programmable gate arrays (FPGA). The A-SER for A-DF Relaying Protocol is described using Very High Speed Integrated Circuit Hardware Description Language (VHDL). From the PSO results, the updatation of velocities and current position achieve better performance in the A-SER and are named as current fitness function. Advantage of VLSI is to provide a single chip solution for A-SER in A-DF Relaying Protocol.","PeriodicalId":141663,"journal":{"name":"2018 International Conference on Computer Communication and Informatics (ICCCI)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"FPGA implementation of PSO based Approximate SER for the Alamouti DF Relaying Protocol\",\"authors\":\"K. Ali, P. Sampath\",\"doi\":\"10.1109/ICCCI.2018.8441389\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, 32-bit floating-point representation of Particle Swarm Optimization (PSO) based Approximate Symbol Error Rate (A-SER) for Alamouti Decode and Forward (A-DF) Relaying Protocol is implemented using Field programmable gate arrays (FPGA). The A-SER for A-DF Relaying Protocol is described using Very High Speed Integrated Circuit Hardware Description Language (VHDL). From the PSO results, the updatation of velocities and current position achieve better performance in the A-SER and are named as current fitness function. Advantage of VLSI is to provide a single chip solution for A-SER in A-DF Relaying Protocol.\",\"PeriodicalId\":141663,\"journal\":{\"name\":\"2018 International Conference on Computer Communication and Informatics (ICCCI)\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 International Conference on Computer Communication and Informatics (ICCCI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCCI.2018.8441389\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Conference on Computer Communication and Informatics (ICCCI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCCI.2018.8441389","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
FPGA implementation of PSO based Approximate SER for the Alamouti DF Relaying Protocol
In this paper, 32-bit floating-point representation of Particle Swarm Optimization (PSO) based Approximate Symbol Error Rate (A-SER) for Alamouti Decode and Forward (A-DF) Relaying Protocol is implemented using Field programmable gate arrays (FPGA). The A-SER for A-DF Relaying Protocol is described using Very High Speed Integrated Circuit Hardware Description Language (VHDL). From the PSO results, the updatation of velocities and current position achieve better performance in the A-SER and are named as current fitness function. Advantage of VLSI is to provide a single chip solution for A-SER in A-DF Relaying Protocol.