无线通信系统中节能改进卷积编码器和最大似然解码器的评价

Ardhendu Shekher Biswas, Subhankar Bhattacharjee, S. Sil, M. Mitra, R. Bera
{"title":"无线通信系统中节能改进卷积编码器和最大似然解码器的评价","authors":"Ardhendu Shekher Biswas, Subhankar Bhattacharjee, S. Sil, M. Mitra, R. Bera","doi":"10.1109/CIEC.2016.7513827","DOIUrl":null,"url":null,"abstract":"In this paper, by modifying traditional convolution coder and maximum likelihood decoder based on trellis decoding, a very power efficient coder and decoder is proposed which is compatible for wireless communication system. The hardware implementation of the modified convolution coder and corresponding maximum likelihood decoder is very simple which minimizes complex circuit involvement thus reducing overall power consumption drastically. The coder and decoder design is based on Agilent Technologies `System Vue' EDA tools and the hardware implementation is on Xilinx Spartarn-6 FPGA board. In this coding technique transmitted codes are chosen selectively from the set of all possible codes generated for constraint length= 9 to increase the hamming distance between the codes which helps to decrease BER. The Coder and Decoder blocks are tested both in simulation and hardware environment by feeding baseband and coded data. The simulation result obtained is very encouraging. Perfect decoding of the baseband data are obtained with very low BER, low Power and low latency.","PeriodicalId":443343,"journal":{"name":"2016 2nd International Conference on Control, Instrumentation, Energy & Communication (CIEC)","volume":"28 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Evaluation of power efficient modified convolution coder and maximum likelihood decoder for wireless communication systems\",\"authors\":\"Ardhendu Shekher Biswas, Subhankar Bhattacharjee, S. Sil, M. Mitra, R. Bera\",\"doi\":\"10.1109/CIEC.2016.7513827\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, by modifying traditional convolution coder and maximum likelihood decoder based on trellis decoding, a very power efficient coder and decoder is proposed which is compatible for wireless communication system. The hardware implementation of the modified convolution coder and corresponding maximum likelihood decoder is very simple which minimizes complex circuit involvement thus reducing overall power consumption drastically. The coder and decoder design is based on Agilent Technologies `System Vue' EDA tools and the hardware implementation is on Xilinx Spartarn-6 FPGA board. In this coding technique transmitted codes are chosen selectively from the set of all possible codes generated for constraint length= 9 to increase the hamming distance between the codes which helps to decrease BER. The Coder and Decoder blocks are tested both in simulation and hardware environment by feeding baseband and coded data. The simulation result obtained is very encouraging. Perfect decoding of the baseband data are obtained with very low BER, low Power and low latency.\",\"PeriodicalId\":443343,\"journal\":{\"name\":\"2016 2nd International Conference on Control, Instrumentation, Energy & Communication (CIEC)\",\"volume\":\"28 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 2nd International Conference on Control, Instrumentation, Energy & Communication (CIEC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CIEC.2016.7513827\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 2nd International Conference on Control, Instrumentation, Energy & Communication (CIEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CIEC.2016.7513827","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文通过对传统的卷积编码器和基于栅格解码的最大似然解码器进行改进,提出了一种适用于无线通信系统的高能效编解码器。改进的卷积编码器和相应的最大似然解码器的硬件实现非常简单,从而最大限度地减少了复杂电路的参与,从而大大降低了总体功耗。编码器和解码器设计基于Agilent Technologies的System Vue EDA工具,硬件实现基于Xilinx Spartarn-6 FPGA板。该编码方法从约束长度= 9时产生的所有可能码集中选择性地选择传输码,增加码间的汉明距离,从而降低误码率。通过输入基带和编码数据,在仿真和硬件环境下对编码器和解码器进行了测试。仿真结果令人鼓舞。以极低的误码率、低功耗和低延迟获得基带数据的完美解码。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Evaluation of power efficient modified convolution coder and maximum likelihood decoder for wireless communication systems
In this paper, by modifying traditional convolution coder and maximum likelihood decoder based on trellis decoding, a very power efficient coder and decoder is proposed which is compatible for wireless communication system. The hardware implementation of the modified convolution coder and corresponding maximum likelihood decoder is very simple which minimizes complex circuit involvement thus reducing overall power consumption drastically. The coder and decoder design is based on Agilent Technologies `System Vue' EDA tools and the hardware implementation is on Xilinx Spartarn-6 FPGA board. In this coding technique transmitted codes are chosen selectively from the set of all possible codes generated for constraint length= 9 to increase the hamming distance between the codes which helps to decrease BER. The Coder and Decoder blocks are tested both in simulation and hardware environment by feeding baseband and coded data. The simulation result obtained is very encouraging. Perfect decoding of the baseband data are obtained with very low BER, low Power and low latency.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Design methodology, control and performance of a three-phase grid-tie PV inverter under maximum power point tracking An improved performance of the soft switching buck converter Multi-objective function for system modeling and optimal management of Micro grid: A hybrid technique A single-phase isolated Z-source inverter Three phase three switch modular Vienna, Boost and SEPIC rectifiers
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1