{"title":"14位低功耗连续逼近ADC采用两步分割电容阵列DAC与多路复用开关。","authors":".M Savitha, R. V. S. Reddy","doi":"10.1109/ICAECC.2018.8479477","DOIUrl":null,"url":null,"abstract":"The low power successive Approximation Analog to Digital converter (SA-ADC) is widely used in several applications mainly in bio-medical. In this paper, the performance of the 14 bit SAR–ADC analyzed through obtaining the power consumption by adopting the two split capacitive array DAC method. In addition to this, the area utilization and delay performance of two split DAC is also derived. The proposed two split capacitive array DAC with multiplexer switching, consumes the power of 12uW. So totally 190 times of power is reduced by the proposed method in comparison with conventional single split capacitive array DAC. Also this design requires 185 unit capacitances whereas the conventional design utilizes 256 unit capacitances in a capacitive array, thereby reducing the area of CDAC by 28%. In addition to this, the delay performance of the design also analyzed. Here design is made fully differential, hence the noise parameter is considerably reduced. Behavioral simulations were performed to check the effectiveness of design in each stage.","PeriodicalId":106991,"journal":{"name":"2018 Second International Conference on Advances in Electronics, Computers and Communications (ICAECC)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"14 -bit Low Power Successive Approximation ADC using Two Step Split Capacitive array DAC with multiplexer switching.\",\"authors\":\".M Savitha, R. V. S. Reddy\",\"doi\":\"10.1109/ICAECC.2018.8479477\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The low power successive Approximation Analog to Digital converter (SA-ADC) is widely used in several applications mainly in bio-medical. In this paper, the performance of the 14 bit SAR–ADC analyzed through obtaining the power consumption by adopting the two split capacitive array DAC method. In addition to this, the area utilization and delay performance of two split DAC is also derived. The proposed two split capacitive array DAC with multiplexer switching, consumes the power of 12uW. So totally 190 times of power is reduced by the proposed method in comparison with conventional single split capacitive array DAC. Also this design requires 185 unit capacitances whereas the conventional design utilizes 256 unit capacitances in a capacitive array, thereby reducing the area of CDAC by 28%. In addition to this, the delay performance of the design also analyzed. Here design is made fully differential, hence the noise parameter is considerably reduced. Behavioral simulations were performed to check the effectiveness of design in each stage.\",\"PeriodicalId\":106991,\"journal\":{\"name\":\"2018 Second International Conference on Advances in Electronics, Computers and Communications (ICAECC)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-02-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 Second International Conference on Advances in Electronics, Computers and Communications (ICAECC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICAECC.2018.8479477\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 Second International Conference on Advances in Electronics, Computers and Communications (ICAECC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICAECC.2018.8479477","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
14 -bit Low Power Successive Approximation ADC using Two Step Split Capacitive array DAC with multiplexer switching.
The low power successive Approximation Analog to Digital converter (SA-ADC) is widely used in several applications mainly in bio-medical. In this paper, the performance of the 14 bit SAR–ADC analyzed through obtaining the power consumption by adopting the two split capacitive array DAC method. In addition to this, the area utilization and delay performance of two split DAC is also derived. The proposed two split capacitive array DAC with multiplexer switching, consumes the power of 12uW. So totally 190 times of power is reduced by the proposed method in comparison with conventional single split capacitive array DAC. Also this design requires 185 unit capacitances whereas the conventional design utilizes 256 unit capacitances in a capacitive array, thereby reducing the area of CDAC by 28%. In addition to this, the delay performance of the design also analyzed. Here design is made fully differential, hence the noise parameter is considerably reduced. Behavioral simulations were performed to check the effectiveness of design in each stage.