{"title":"用于 GSPS 示波器的模拟前端设计","authors":"Jiang Xiaochang, Wu Jie","doi":"10.1109/ICEMI46757.2019.9101869","DOIUrl":null,"url":null,"abstract":"The analog front end circuit is an important part of the digital storage oscilloscope. This paper designs a wide band, low noise and high input impedance analog front end circuit. It includes high impedance buffer, single-ended-to-differential conversion, DC offset adjustment, variable gain amplifier and low noise power modules. We used a high-impedance passive probe with this circuit to perform a deep performance test, which contains time and frequency domain. The test results show that it can be well matched with general probe. The front end system has good performance. The bandwidth reaches about 500 MHz and the noise floor RMS voltage is 5.1 mV. The bandwidth and noise floor can meet the GSPS sampling rate and 8-bit vertical resolution digital oscilloscope requirements.","PeriodicalId":419168,"journal":{"name":"2019 14th IEEE International Conference on Electronic Measurement & Instruments (ICEMI)","volume":"49 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An analog front end design for GSPS oscilloscope\",\"authors\":\"Jiang Xiaochang, Wu Jie\",\"doi\":\"10.1109/ICEMI46757.2019.9101869\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The analog front end circuit is an important part of the digital storage oscilloscope. This paper designs a wide band, low noise and high input impedance analog front end circuit. It includes high impedance buffer, single-ended-to-differential conversion, DC offset adjustment, variable gain amplifier and low noise power modules. We used a high-impedance passive probe with this circuit to perform a deep performance test, which contains time and frequency domain. The test results show that it can be well matched with general probe. The front end system has good performance. The bandwidth reaches about 500 MHz and the noise floor RMS voltage is 5.1 mV. The bandwidth and noise floor can meet the GSPS sampling rate and 8-bit vertical resolution digital oscilloscope requirements.\",\"PeriodicalId\":419168,\"journal\":{\"name\":\"2019 14th IEEE International Conference on Electronic Measurement & Instruments (ICEMI)\",\"volume\":\"49 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 14th IEEE International Conference on Electronic Measurement & Instruments (ICEMI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEMI46757.2019.9101869\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 14th IEEE International Conference on Electronic Measurement & Instruments (ICEMI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEMI46757.2019.9101869","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
The analog front end circuit is an important part of the digital storage oscilloscope. This paper designs a wide band, low noise and high input impedance analog front end circuit. It includes high impedance buffer, single-ended-to-differential conversion, DC offset adjustment, variable gain amplifier and low noise power modules. We used a high-impedance passive probe with this circuit to perform a deep performance test, which contains time and frequency domain. The test results show that it can be well matched with general probe. The front end system has good performance. The bandwidth reaches about 500 MHz and the noise floor RMS voltage is 5.1 mV. The bandwidth and noise floor can meet the GSPS sampling rate and 8-bit vertical resolution digital oscilloscope requirements.