{"title":"机械臂操纵器运动学的全流水线VLSI架构","authors":"J.-A. Lee, K. Kim","doi":"10.1109/PCCC.1992.200541","DOIUrl":null,"url":null,"abstract":"A set of VLSI architectures for robot direct kinematics computation is presented. The homogeneous link transformation matrix is decomposed into products of translation/rotation matrices, each of which is implemented via an augmented CORDIC as a processing element. A specific scheme is proposed for a six-link robot kinematics processor utilizing full pipelining at the macro level and parallel redundant arithmetic and full pipelining at the micro level. The performance of the scheme is analyzed with respect to the time to compute one location of the end-effector of a six-link manipulator and the number of transistors required. This scheme is assessed to produce a single-chip VLSI utilizing state-of-the-art MOS technology. A comparison table shows that the CORDIC-based robotics processor is a prospective solution in VLSI to be used for a wide range of kinematic calculation requirements.<<ETX>>","PeriodicalId":250212,"journal":{"name":"Eleventh Annual International Phoenix Conference on Computers and Communication [1992 Conference Proceedings]","volume":"113 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1992-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Fully-pipelined VLSI architectures for the kinematics of robot arm manipulators\",\"authors\":\"J.-A. Lee, K. Kim\",\"doi\":\"10.1109/PCCC.1992.200541\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A set of VLSI architectures for robot direct kinematics computation is presented. The homogeneous link transformation matrix is decomposed into products of translation/rotation matrices, each of which is implemented via an augmented CORDIC as a processing element. A specific scheme is proposed for a six-link robot kinematics processor utilizing full pipelining at the macro level and parallel redundant arithmetic and full pipelining at the micro level. The performance of the scheme is analyzed with respect to the time to compute one location of the end-effector of a six-link manipulator and the number of transistors required. This scheme is assessed to produce a single-chip VLSI utilizing state-of-the-art MOS technology. A comparison table shows that the CORDIC-based robotics processor is a prospective solution in VLSI to be used for a wide range of kinematic calculation requirements.<<ETX>>\",\"PeriodicalId\":250212,\"journal\":{\"name\":\"Eleventh Annual International Phoenix Conference on Computers and Communication [1992 Conference Proceedings]\",\"volume\":\"113 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1992-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Eleventh Annual International Phoenix Conference on Computers and Communication [1992 Conference Proceedings]\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PCCC.1992.200541\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Eleventh Annual International Phoenix Conference on Computers and Communication [1992 Conference Proceedings]","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PCCC.1992.200541","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Fully-pipelined VLSI architectures for the kinematics of robot arm manipulators
A set of VLSI architectures for robot direct kinematics computation is presented. The homogeneous link transformation matrix is decomposed into products of translation/rotation matrices, each of which is implemented via an augmented CORDIC as a processing element. A specific scheme is proposed for a six-link robot kinematics processor utilizing full pipelining at the macro level and parallel redundant arithmetic and full pipelining at the micro level. The performance of the scheme is analyzed with respect to the time to compute one location of the end-effector of a six-link manipulator and the number of transistors required. This scheme is assessed to produce a single-chip VLSI utilizing state-of-the-art MOS technology. A comparison table shows that the CORDIC-based robotics processor is a prospective solution in VLSI to be used for a wide range of kinematic calculation requirements.<>